1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Keystone 2 Kepler/Hawking SoC clock nodes 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyunclocks { 9*4882a593Smuzhiyun armpllclk: armpllclk@2620370 { 10*4882a593Smuzhiyun #clock-cells = <0>; 11*4882a593Smuzhiyun compatible = "ti,keystone,pll-clock"; 12*4882a593Smuzhiyun clocks = <&refclkarm>; 13*4882a593Smuzhiyun clock-output-names = "arm-pll-clk"; 14*4882a593Smuzhiyun reg = <0x02620370 4>; 15*4882a593Smuzhiyun reg-names = "control"; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun mainpllclk: mainpllclk@2310110 { 19*4882a593Smuzhiyun #clock-cells = <0>; 20*4882a593Smuzhiyun compatible = "ti,keystone,main-pll-clock"; 21*4882a593Smuzhiyun clocks = <&refclksys>; 22*4882a593Smuzhiyun reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>; 23*4882a593Smuzhiyun reg-names = "control", "multiplier", "post-divider"; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun papllclk: papllclk@2620358 { 27*4882a593Smuzhiyun #clock-cells = <0>; 28*4882a593Smuzhiyun compatible = "ti,keystone,pll-clock"; 29*4882a593Smuzhiyun clocks = <&refclkpass>; 30*4882a593Smuzhiyun clock-output-names = "papllclk"; 31*4882a593Smuzhiyun reg = <0x02620358 4>; 32*4882a593Smuzhiyun reg-names = "control"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun ddr3apllclk: ddr3apllclk@2620360 { 36*4882a593Smuzhiyun #clock-cells = <0>; 37*4882a593Smuzhiyun compatible = "ti,keystone,pll-clock"; 38*4882a593Smuzhiyun clocks = <&refclkddr3a>; 39*4882a593Smuzhiyun clock-output-names = "ddr-3a-pll-clk"; 40*4882a593Smuzhiyun reg = <0x02620360 4>; 41*4882a593Smuzhiyun reg-names = "control"; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun ddr3bpllclk: ddr3bpllclk@2620368 { 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun compatible = "ti,keystone,pll-clock"; 47*4882a593Smuzhiyun clocks = <&refclkddr3b>; 48*4882a593Smuzhiyun clock-output-names = "ddr-3b-pll-clk"; 49*4882a593Smuzhiyun reg = <0x02620368 4>; 50*4882a593Smuzhiyun reg-names = "control"; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun clktsip: clktsip@2350000 { 54*4882a593Smuzhiyun #clock-cells = <0>; 55*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 56*4882a593Smuzhiyun clocks = <&chipclk16>; 57*4882a593Smuzhiyun clock-output-names = "tsip"; 58*4882a593Smuzhiyun reg = <0x02350000 0xb00>, <0x02350000 0x400>; 59*4882a593Smuzhiyun reg-names = "control", "domain"; 60*4882a593Smuzhiyun domain-id = <0>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun clksrio: clksrio@235002c { 64*4882a593Smuzhiyun #clock-cells = <0>; 65*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 66*4882a593Smuzhiyun clocks = <&chipclk1rstiso13>; 67*4882a593Smuzhiyun clock-output-names = "srio"; 68*4882a593Smuzhiyun reg = <0x0235002c 0xb00>, <0x02350010 0x400>; 69*4882a593Smuzhiyun reg-names = "control", "domain"; 70*4882a593Smuzhiyun domain-id = <4>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun clkhyperlink0: clkhyperlink0@2350030 { 74*4882a593Smuzhiyun #clock-cells = <0>; 75*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 76*4882a593Smuzhiyun clocks = <&chipclk12>; 77*4882a593Smuzhiyun clock-output-names = "hyperlink-0"; 78*4882a593Smuzhiyun reg = <0x02350030 0xb00>, <0x02350014 0x400>; 79*4882a593Smuzhiyun reg-names = "control", "domain"; 80*4882a593Smuzhiyun domain-id = <5>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun clkgem1: clkgem1@2350040 { 84*4882a593Smuzhiyun #clock-cells = <0>; 85*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 86*4882a593Smuzhiyun clocks = <&chipclk1>; 87*4882a593Smuzhiyun clock-output-names = "gem1"; 88*4882a593Smuzhiyun reg = <0x02350040 0xb00>, <0x02350024 0x400>; 89*4882a593Smuzhiyun reg-names = "control", "domain"; 90*4882a593Smuzhiyun domain-id = <9>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun clkgem2: clkgem2@2350044 { 94*4882a593Smuzhiyun #clock-cells = <0>; 95*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 96*4882a593Smuzhiyun clocks = <&chipclk1>; 97*4882a593Smuzhiyun clock-output-names = "gem2"; 98*4882a593Smuzhiyun reg = <0x02350044 0xb00>, <0x02350028 0x400>; 99*4882a593Smuzhiyun reg-names = "control", "domain"; 100*4882a593Smuzhiyun domain-id = <10>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun clkgem3: clkgem3@2350048 { 104*4882a593Smuzhiyun #clock-cells = <0>; 105*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 106*4882a593Smuzhiyun clocks = <&chipclk1>; 107*4882a593Smuzhiyun clock-output-names = "gem3"; 108*4882a593Smuzhiyun reg = <0x02350048 0xb00>, <0x0235002c 0x400>; 109*4882a593Smuzhiyun reg-names = "control", "domain"; 110*4882a593Smuzhiyun domain-id = <11>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun clkgem4: clkgem4@235004c { 114*4882a593Smuzhiyun #clock-cells = <0>; 115*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 116*4882a593Smuzhiyun clocks = <&chipclk1>; 117*4882a593Smuzhiyun clock-output-names = "gem4"; 118*4882a593Smuzhiyun reg = <0x0235004c 0xb00>, <0x02350030 0x400>; 119*4882a593Smuzhiyun reg-names = "control", "domain"; 120*4882a593Smuzhiyun domain-id = <12>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun clkgem5: clkgem5@2350050 { 124*4882a593Smuzhiyun #clock-cells = <0>; 125*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 126*4882a593Smuzhiyun clocks = <&chipclk1>; 127*4882a593Smuzhiyun clock-output-names = "gem5"; 128*4882a593Smuzhiyun reg = <0x02350050 0xb00>, <0x02350034 0x400>; 129*4882a593Smuzhiyun reg-names = "control", "domain"; 130*4882a593Smuzhiyun domain-id = <13>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun clkgem6: clkgem6@2350054 { 134*4882a593Smuzhiyun #clock-cells = <0>; 135*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 136*4882a593Smuzhiyun clocks = <&chipclk1>; 137*4882a593Smuzhiyun clock-output-names = "gem6"; 138*4882a593Smuzhiyun reg = <0x02350054 0xb00>, <0x02350038 0x400>; 139*4882a593Smuzhiyun reg-names = "control", "domain"; 140*4882a593Smuzhiyun domain-id = <14>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun clkgem7: clkgem7@2350058 { 144*4882a593Smuzhiyun #clock-cells = <0>; 145*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 146*4882a593Smuzhiyun clocks = <&chipclk1>; 147*4882a593Smuzhiyun clock-output-names = "gem7"; 148*4882a593Smuzhiyun reg = <0x02350058 0xb00>, <0x0235003c 0x400>; 149*4882a593Smuzhiyun reg-names = "control", "domain"; 150*4882a593Smuzhiyun domain-id = <15>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun clkddr31: clkddr31@2350060 { 154*4882a593Smuzhiyun #clock-cells = <0>; 155*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 156*4882a593Smuzhiyun clocks = <&chipclk13>; 157*4882a593Smuzhiyun clock-output-names = "ddr3-1"; 158*4882a593Smuzhiyun reg = <0x02350060 0xb00>, <0x02350040 0x400>; 159*4882a593Smuzhiyun reg-names = "control", "domain"; 160*4882a593Smuzhiyun domain-id = <16>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun clktac: clktac@2350064 { 164*4882a593Smuzhiyun #clock-cells = <0>; 165*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 166*4882a593Smuzhiyun clocks = <&chipclk13>; 167*4882a593Smuzhiyun clock-output-names = "tac"; 168*4882a593Smuzhiyun reg = <0x02350064 0xb00>, <0x02350044 0x400>; 169*4882a593Smuzhiyun reg-names = "control", "domain"; 170*4882a593Smuzhiyun domain-id = <17>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun clkrac01: clkrac01@2350068 { 174*4882a593Smuzhiyun #clock-cells = <0>; 175*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 176*4882a593Smuzhiyun clocks = <&chipclk13>; 177*4882a593Smuzhiyun clock-output-names = "rac-01"; 178*4882a593Smuzhiyun reg = <0x02350068 0xb00>, <0x02350044 0x400>; 179*4882a593Smuzhiyun reg-names = "control", "domain"; 180*4882a593Smuzhiyun domain-id = <17>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun clkrac23: clkrac23@235006c { 184*4882a593Smuzhiyun #clock-cells = <0>; 185*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 186*4882a593Smuzhiyun clocks = <&chipclk13>; 187*4882a593Smuzhiyun clock-output-names = "rac-23"; 188*4882a593Smuzhiyun reg = <0x0235006c 0xb00>, <0x02350048 0x400>; 189*4882a593Smuzhiyun reg-names = "control", "domain"; 190*4882a593Smuzhiyun domain-id = <18>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun clkfftc0: clkfftc0@2350070 { 194*4882a593Smuzhiyun #clock-cells = <0>; 195*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 196*4882a593Smuzhiyun clocks = <&chipclk13>; 197*4882a593Smuzhiyun clock-output-names = "fftc-0"; 198*4882a593Smuzhiyun reg = <0x02350070 0xb00>, <0x0235004c 0x400>; 199*4882a593Smuzhiyun reg-names = "control", "domain"; 200*4882a593Smuzhiyun domain-id = <19>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun clkfftc1: clkfftc1@2350074 { 204*4882a593Smuzhiyun #clock-cells = <0>; 205*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 206*4882a593Smuzhiyun clocks = <&chipclk13>; 207*4882a593Smuzhiyun clock-output-names = "fftc-1"; 208*4882a593Smuzhiyun reg = <0x02350074 0xb00>, <0x0235004c 0x400>; 209*4882a593Smuzhiyun reg-names = "control", "domain"; 210*4882a593Smuzhiyun domain-id = <19>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun clkfftc2: clkfftc2@2350078 { 214*4882a593Smuzhiyun #clock-cells = <0>; 215*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 216*4882a593Smuzhiyun clocks = <&chipclk13>; 217*4882a593Smuzhiyun clock-output-names = "fftc-2"; 218*4882a593Smuzhiyun reg = <0x02350078 0xb00>, <0x02350050 0x400>; 219*4882a593Smuzhiyun reg-names = "control", "domain"; 220*4882a593Smuzhiyun domain-id = <20>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun clkfftc3: clkfftc3@235007c { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 226*4882a593Smuzhiyun clocks = <&chipclk13>; 227*4882a593Smuzhiyun clock-output-names = "fftc-3"; 228*4882a593Smuzhiyun reg = <0x0235007c 0xb00>, <0x02350050 0x400>; 229*4882a593Smuzhiyun reg-names = "control", "domain"; 230*4882a593Smuzhiyun domain-id = <20>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun clkfftc4: clkfftc4@2350080 { 234*4882a593Smuzhiyun #clock-cells = <0>; 235*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 236*4882a593Smuzhiyun clocks = <&chipclk13>; 237*4882a593Smuzhiyun clock-output-names = "fftc-4"; 238*4882a593Smuzhiyun reg = <0x02350080 0xb00>, <0x02350050 0x400>; 239*4882a593Smuzhiyun reg-names = "control", "domain"; 240*4882a593Smuzhiyun domain-id = <20>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun clkfftc5: clkfftc5@2350084 { 244*4882a593Smuzhiyun #clock-cells = <0>; 245*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 246*4882a593Smuzhiyun clocks = <&chipclk13>; 247*4882a593Smuzhiyun clock-output-names = "fftc-5"; 248*4882a593Smuzhiyun reg = <0x02350084 0xb00>, <0x02350050 0x400>; 249*4882a593Smuzhiyun reg-names = "control", "domain"; 250*4882a593Smuzhiyun domain-id = <20>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun clkaif: clkaif@2350088 { 254*4882a593Smuzhiyun #clock-cells = <0>; 255*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 256*4882a593Smuzhiyun clocks = <&chipclk13>; 257*4882a593Smuzhiyun clock-output-names = "aif"; 258*4882a593Smuzhiyun reg = <0x02350088 0xb00>, <0x02350054 0x400>; 259*4882a593Smuzhiyun reg-names = "control", "domain"; 260*4882a593Smuzhiyun domain-id = <21>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun clktcp3d0: clktcp3d0@235008c { 264*4882a593Smuzhiyun #clock-cells = <0>; 265*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 266*4882a593Smuzhiyun clocks = <&chipclk13>; 267*4882a593Smuzhiyun clock-output-names = "tcp3d-0"; 268*4882a593Smuzhiyun reg = <0x0235008c 0xb00>, <0x02350058 0x400>; 269*4882a593Smuzhiyun reg-names = "control", "domain"; 270*4882a593Smuzhiyun domain-id = <22>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun clktcp3d1: clktcp3d1@2350090 { 274*4882a593Smuzhiyun #clock-cells = <0>; 275*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 276*4882a593Smuzhiyun clocks = <&chipclk13>; 277*4882a593Smuzhiyun clock-output-names = "tcp3d-1"; 278*4882a593Smuzhiyun reg = <0x02350090 0xb00>, <0x02350058 0x400>; 279*4882a593Smuzhiyun reg-names = "control", "domain"; 280*4882a593Smuzhiyun domain-id = <22>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun clktcp3d2: clktcp3d2@2350094 { 284*4882a593Smuzhiyun #clock-cells = <0>; 285*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 286*4882a593Smuzhiyun clocks = <&chipclk13>; 287*4882a593Smuzhiyun clock-output-names = "tcp3d-2"; 288*4882a593Smuzhiyun reg = <0x02350094 0xb00>, <0x0235005c 0x400>; 289*4882a593Smuzhiyun reg-names = "control", "domain"; 290*4882a593Smuzhiyun domain-id = <23>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun clktcp3d3: clktcp3d3@2350098 { 294*4882a593Smuzhiyun #clock-cells = <0>; 295*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 296*4882a593Smuzhiyun clocks = <&chipclk13>; 297*4882a593Smuzhiyun clock-output-names = "tcp3d-3"; 298*4882a593Smuzhiyun reg = <0x02350098 0xb00>, <0x0235005c 0x400>; 299*4882a593Smuzhiyun reg-names = "control", "domain"; 300*4882a593Smuzhiyun domain-id = <23>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun clkvcp0: clkvcp0@235009c { 304*4882a593Smuzhiyun #clock-cells = <0>; 305*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 306*4882a593Smuzhiyun clocks = <&chipclk13>; 307*4882a593Smuzhiyun clock-output-names = "vcp-0"; 308*4882a593Smuzhiyun reg = <0x0235009c 0xb00>, <0x02350060 0x400>; 309*4882a593Smuzhiyun reg-names = "control", "domain"; 310*4882a593Smuzhiyun domain-id = <24>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun clkvcp1: clkvcp1@23500a0 { 314*4882a593Smuzhiyun #clock-cells = <0>; 315*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 316*4882a593Smuzhiyun clocks = <&chipclk13>; 317*4882a593Smuzhiyun clock-output-names = "vcp-1"; 318*4882a593Smuzhiyun reg = <0x023500a0 0xb00>, <0x02350060 0x400>; 319*4882a593Smuzhiyun reg-names = "control", "domain"; 320*4882a593Smuzhiyun domain-id = <24>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun clkvcp2: clkvcp2@23500a4 { 324*4882a593Smuzhiyun #clock-cells = <0>; 325*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 326*4882a593Smuzhiyun clocks = <&chipclk13>; 327*4882a593Smuzhiyun clock-output-names = "vcp-2"; 328*4882a593Smuzhiyun reg = <0x023500a4 0xb00>, <0x02350060 0x400>; 329*4882a593Smuzhiyun reg-names = "control", "domain"; 330*4882a593Smuzhiyun domain-id = <24>; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun clkvcp3: clkvcp3@23500a8 { 334*4882a593Smuzhiyun #clock-cells = <0>; 335*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 336*4882a593Smuzhiyun clocks = <&chipclk13>; 337*4882a593Smuzhiyun clock-output-names = "vcp-3"; 338*4882a593Smuzhiyun reg = <0x023500a8 0xb00>, <0x02350060 0x400>; 339*4882a593Smuzhiyun reg-names = "control", "domain"; 340*4882a593Smuzhiyun domain-id = <24>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun clkvcp4: clkvcp4@23500ac { 344*4882a593Smuzhiyun #clock-cells = <0>; 345*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 346*4882a593Smuzhiyun clocks = <&chipclk13>; 347*4882a593Smuzhiyun clock-output-names = "vcp-4"; 348*4882a593Smuzhiyun reg = <0x023500ac 0xb00>, <0x02350064 0x400>; 349*4882a593Smuzhiyun reg-names = "control", "domain"; 350*4882a593Smuzhiyun domain-id = <25>; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun clkvcp5: clkvcp5@23500b0 { 354*4882a593Smuzhiyun #clock-cells = <0>; 355*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 356*4882a593Smuzhiyun clocks = <&chipclk13>; 357*4882a593Smuzhiyun clock-output-names = "vcp-5"; 358*4882a593Smuzhiyun reg = <0x023500b0 0xb00>, <0x02350064 0x400>; 359*4882a593Smuzhiyun reg-names = "control", "domain"; 360*4882a593Smuzhiyun domain-id = <25>; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun clkvcp6: clkvcp6@23500b4 { 364*4882a593Smuzhiyun #clock-cells = <0>; 365*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 366*4882a593Smuzhiyun clocks = <&chipclk13>; 367*4882a593Smuzhiyun clock-output-names = "vcp-6"; 368*4882a593Smuzhiyun reg = <0x023500b4 0xb00>, <0x02350064 0x400>; 369*4882a593Smuzhiyun reg-names = "control", "domain"; 370*4882a593Smuzhiyun domain-id = <25>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun clkvcp7: clkvcp7@23500b8 { 374*4882a593Smuzhiyun #clock-cells = <0>; 375*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 376*4882a593Smuzhiyun clocks = <&chipclk13>; 377*4882a593Smuzhiyun clock-output-names = "vcp-7"; 378*4882a593Smuzhiyun reg = <0x023500b8 0xb00>, <0x02350064 0x400>; 379*4882a593Smuzhiyun reg-names = "control", "domain"; 380*4882a593Smuzhiyun domain-id = <25>; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun clkbcp: clkbcp@23500bc { 384*4882a593Smuzhiyun #clock-cells = <0>; 385*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 386*4882a593Smuzhiyun clocks = <&chipclk13>; 387*4882a593Smuzhiyun clock-output-names = "bcp"; 388*4882a593Smuzhiyun reg = <0x023500bc 0xb00>, <0x02350068 0x400>; 389*4882a593Smuzhiyun reg-names = "control", "domain"; 390*4882a593Smuzhiyun domain-id = <26>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun clkdxb: clkdxb@23500c0 { 394*4882a593Smuzhiyun #clock-cells = <0>; 395*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 396*4882a593Smuzhiyun clocks = <&chipclk13>; 397*4882a593Smuzhiyun clock-output-names = "dxb"; 398*4882a593Smuzhiyun reg = <0x023500c0 0xb00>, <0x0235006c 0x400>; 399*4882a593Smuzhiyun reg-names = "control", "domain"; 400*4882a593Smuzhiyun domain-id = <27>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun clkhyperlink1: clkhyperlink1@23500c4 { 404*4882a593Smuzhiyun #clock-cells = <0>; 405*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 406*4882a593Smuzhiyun clocks = <&chipclk12>; 407*4882a593Smuzhiyun clock-output-names = "hyperlink-1"; 408*4882a593Smuzhiyun reg = <0x023500c4 0xb00>, <0x02350070 0x400>; 409*4882a593Smuzhiyun reg-names = "control", "domain"; 410*4882a593Smuzhiyun domain-id = <28>; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun clkxge: clkxge@23500c8 { 414*4882a593Smuzhiyun #clock-cells = <0>; 415*4882a593Smuzhiyun compatible = "ti,keystone,psc-clock"; 416*4882a593Smuzhiyun clocks = <&chipclk13>; 417*4882a593Smuzhiyun clock-output-names = "xge"; 418*4882a593Smuzhiyun reg = <0x023500c8 0xb00>, <0x02350074 0x400>; 419*4882a593Smuzhiyun reg-names = "control", "domain"; 420*4882a593Smuzhiyun domain-id = <29>; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun}; 423