xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx7d-nitrogen7.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 OR X11
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2016 Boundary Devices, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "imx7d.dtsi"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "Boundary Devices i.MX7 Nitrogen7 Board";
12*4882a593Smuzhiyun	compatible = "boundary,imx7d-nitrogen7", "fsl,imx7d";
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	memory@80000000 {
15*4882a593Smuzhiyun		device_type = "memory";
16*4882a593Smuzhiyun		reg = <0x80000000 0x40000000>;
17*4882a593Smuzhiyun	};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	backlight-j9 {
20*4882a593Smuzhiyun		compatible = "gpio-backlight";
21*4882a593Smuzhiyun		pinctrl-names = "default";
22*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_backlight_j9>;
23*4882a593Smuzhiyun		gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
24*4882a593Smuzhiyun		default-on;
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	backlight_lcd: backlight-j20 {
28*4882a593Smuzhiyun		compatible = "pwm-backlight";
29*4882a593Smuzhiyun		pwms = <&pwm1 0 5000000 0>;
30*4882a593Smuzhiyun		brightness-levels = <0 4 8 16 32 64 128 255>;
31*4882a593Smuzhiyun		default-brightness-level = <6>;
32*4882a593Smuzhiyun		status = "okay";
33*4882a593Smuzhiyun	};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun	panel-lcd {
36*4882a593Smuzhiyun		compatible = "okaya,rs800480t-7x0gp";
37*4882a593Smuzhiyun		backlight = <&backlight_lcd>;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		port {
40*4882a593Smuzhiyun			panel_in: endpoint {
41*4882a593Smuzhiyun				remote-endpoint = <&lcdif_out>;
42*4882a593Smuzhiyun			};
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun	};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun	reg_usb_otg1_vbus: regulator-usb-otg1-vbus {
47*4882a593Smuzhiyun		compatible = "regulator-fixed";
48*4882a593Smuzhiyun		regulator-name = "usb_otg1_vbus";
49*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
50*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
51*4882a593Smuzhiyun		gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
52*4882a593Smuzhiyun		enable-active-high;
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	reg_usb_otg2_vbus: regulator-usb-otg2-vbus {
56*4882a593Smuzhiyun		compatible = "regulator-fixed";
57*4882a593Smuzhiyun		regulator-name = "usb_otg2_vbus";
58*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
59*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
60*4882a593Smuzhiyun		gpio = <&gpio4 7 GPIO_ACTIVE_HIGH>;
61*4882a593Smuzhiyun		enable-active-high;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	reg_can2_3v3: regulator-can2-3v3 {
65*4882a593Smuzhiyun		compatible = "regulator-fixed";
66*4882a593Smuzhiyun		regulator-name = "can2-3v3";
67*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
68*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
69*4882a593Smuzhiyun		gpio = <&gpio2 14 GPIO_ACTIVE_LOW>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	reg_vref_1v8: regulator-vref-1v8 {
73*4882a593Smuzhiyun		compatible = "regulator-fixed";
74*4882a593Smuzhiyun		regulator-name = "vref-1v8";
75*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
76*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	reg_vref_3v3: regulator-vref-3v3 {
80*4882a593Smuzhiyun		compatible = "regulator-fixed";
81*4882a593Smuzhiyun		regulator-name = "vref-3v3";
82*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
83*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	reg_wlan: regulator-wlan {
87*4882a593Smuzhiyun		compatible = "regulator-fixed";
88*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
89*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
90*4882a593Smuzhiyun		regulator-name = "reg_wlan";
91*4882a593Smuzhiyun		startup-delay-us = <70000>;
92*4882a593Smuzhiyun		gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>;
93*4882a593Smuzhiyun		enable-active-high;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	usdhc2_pwrseq: usdhc2_pwrseq {
97*4882a593Smuzhiyun		compatible = "mmc-pwrseq-simple";
98*4882a593Smuzhiyun		clocks = <&clks IMX7D_CLKO2_ROOT_DIV>;
99*4882a593Smuzhiyun		clock-names = "ext_clock";
100*4882a593Smuzhiyun	};
101*4882a593Smuzhiyun};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun&adc1 {
104*4882a593Smuzhiyun	vref-supply = <&reg_vref_1v8>;
105*4882a593Smuzhiyun	status = "okay";
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&adc2 {
109*4882a593Smuzhiyun	vref-supply = <&reg_vref_1v8>;
110*4882a593Smuzhiyun	status = "okay";
111*4882a593Smuzhiyun};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun&clks {
114*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_CLKO2_ROOT_SRC>,
115*4882a593Smuzhiyun			  <&clks IMX7D_CLKO2_ROOT_DIV>;
116*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_CKIL>;
117*4882a593Smuzhiyun	assigned-clock-rates = <0>, <32768>;
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&cpu0 {
121*4882a593Smuzhiyun	cpu-supply = <&sw1a_reg>;
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&cpu1 {
125*4882a593Smuzhiyun	cpu-supply = <&sw1a_reg>;
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&fec1 {
129*4882a593Smuzhiyun	pinctrl-names = "default";
130*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet1>;
131*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
132*4882a593Smuzhiyun			  <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
133*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
134*4882a593Smuzhiyun	assigned-clock-rates = <0>, <100000000>;
135*4882a593Smuzhiyun	phy-mode = "rgmii";
136*4882a593Smuzhiyun	phy-handle = <&ethphy0>;
137*4882a593Smuzhiyun	fsl,magic-packet;
138*4882a593Smuzhiyun	status = "okay";
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun	mdio {
141*4882a593Smuzhiyun		#address-cells = <1>;
142*4882a593Smuzhiyun		#size-cells = <0>;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun		ethphy0: ethernet-phy@4 {
145*4882a593Smuzhiyun			reg = <4>;
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun	};
148*4882a593Smuzhiyun};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun&flexcan2 {
151*4882a593Smuzhiyun	pinctrl-names = "default";
152*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
153*4882a593Smuzhiyun	xceiver-supply = <&reg_can2_3v3>;
154*4882a593Smuzhiyun	status = "okay";
155*4882a593Smuzhiyun};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun&i2c1 {
158*4882a593Smuzhiyun	pinctrl-names = "default";
159*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
160*4882a593Smuzhiyun	status = "okay";
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	pmic: pfuze3000@8 {
163*4882a593Smuzhiyun		compatible = "fsl,pfuze3000";
164*4882a593Smuzhiyun		reg = <0x08>;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		regulators {
167*4882a593Smuzhiyun			sw1a_reg: sw1a {
168*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
169*4882a593Smuzhiyun				regulator-max-microvolt = <1475000>;
170*4882a593Smuzhiyun				regulator-boot-on;
171*4882a593Smuzhiyun				regulator-always-on;
172*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
173*4882a593Smuzhiyun			};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun			/* use sw1c_reg to align with pfuze100/pfuze200 */
176*4882a593Smuzhiyun			sw1c_reg: sw1b {
177*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
178*4882a593Smuzhiyun				regulator-max-microvolt = <1475000>;
179*4882a593Smuzhiyun				regulator-boot-on;
180*4882a593Smuzhiyun				regulator-always-on;
181*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
182*4882a593Smuzhiyun			};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun			sw2_reg: sw2 {
185*4882a593Smuzhiyun				regulator-min-microvolt = <1500000>;
186*4882a593Smuzhiyun				regulator-max-microvolt = <1850000>;
187*4882a593Smuzhiyun				regulator-boot-on;
188*4882a593Smuzhiyun				regulator-always-on;
189*4882a593Smuzhiyun			};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			sw3a_reg: sw3 {
192*4882a593Smuzhiyun				regulator-min-microvolt = <900000>;
193*4882a593Smuzhiyun				regulator-max-microvolt = <1650000>;
194*4882a593Smuzhiyun				regulator-boot-on;
195*4882a593Smuzhiyun				regulator-always-on;
196*4882a593Smuzhiyun			};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun			swbst_reg: swbst {
199*4882a593Smuzhiyun				regulator-min-microvolt = <5000000>;
200*4882a593Smuzhiyun				regulator-max-microvolt = <5150000>;
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun			snvs_reg: vsnvs {
204*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
205*4882a593Smuzhiyun				regulator-max-microvolt = <3000000>;
206*4882a593Smuzhiyun				regulator-boot-on;
207*4882a593Smuzhiyun				regulator-always-on;
208*4882a593Smuzhiyun			};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun			vref_reg: vrefddr {
211*4882a593Smuzhiyun				regulator-boot-on;
212*4882a593Smuzhiyun				regulator-always-on;
213*4882a593Smuzhiyun			};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun			vgen1_reg: vldo1 {
216*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
217*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
218*4882a593Smuzhiyun				regulator-always-on;
219*4882a593Smuzhiyun			};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun			vgen2_reg: vldo2 {
222*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
223*4882a593Smuzhiyun				regulator-max-microvolt = <1550000>;
224*4882a593Smuzhiyun				regulator-always-on;
225*4882a593Smuzhiyun			};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun			vgen3_reg: vccsd {
228*4882a593Smuzhiyun				regulator-min-microvolt = <2850000>;
229*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
230*4882a593Smuzhiyun				regulator-always-on;
231*4882a593Smuzhiyun			};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun			vgen4_reg: v33 {
234*4882a593Smuzhiyun				regulator-min-microvolt = <2850000>;
235*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
236*4882a593Smuzhiyun				regulator-always-on;
237*4882a593Smuzhiyun			};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun			vgen5_reg: vldo3 {
240*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
241*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
242*4882a593Smuzhiyun				regulator-always-on;
243*4882a593Smuzhiyun			};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun			vgen6_reg: vldo4 {
246*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
247*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
248*4882a593Smuzhiyun				regulator-always-on;
249*4882a593Smuzhiyun			};
250*4882a593Smuzhiyun		};
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun&i2c2 {
255*4882a593Smuzhiyun	pinctrl-names = "default";
256*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
257*4882a593Smuzhiyun	status = "okay";
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	rtc@68 {
260*4882a593Smuzhiyun		compatible = "microcrystal,rv4162";
261*4882a593Smuzhiyun		pinctrl-names = "default";
262*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_i2c2_rv4162>;
263*4882a593Smuzhiyun		reg = <0x68>;
264*4882a593Smuzhiyun		interrupts-extended = <&gpio2 15 IRQ_TYPE_LEVEL_LOW>;
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun&i2c3 {
269*4882a593Smuzhiyun	pinctrl-names = "default";
270*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
271*4882a593Smuzhiyun	status = "okay";
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun	touch@48 {
274*4882a593Smuzhiyun		compatible = "ti,tsc2004";
275*4882a593Smuzhiyun		reg = <0x48>;
276*4882a593Smuzhiyun		pinctrl-names = "default";
277*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_i2c3_tsc2004>;
278*4882a593Smuzhiyun		interrupts-extended = <&gpio3 4 IRQ_TYPE_EDGE_FALLING>;
279*4882a593Smuzhiyun		wakeup-gpios = <&gpio3 4 GPIO_ACTIVE_LOW>;
280*4882a593Smuzhiyun	};
281*4882a593Smuzhiyun};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun&i2c4 {
284*4882a593Smuzhiyun	pinctrl-names = "default";
285*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c4>;
286*4882a593Smuzhiyun	status = "okay";
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun	codec: wm8960@1a {
289*4882a593Smuzhiyun		compatible = "wlf,wm8960";
290*4882a593Smuzhiyun		reg = <0x1a>;
291*4882a593Smuzhiyun		clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
292*4882a593Smuzhiyun		clock-names = "mclk";
293*4882a593Smuzhiyun		wlf,shared-lrclk;
294*4882a593Smuzhiyun	};
295*4882a593Smuzhiyun};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun&lcdif {
298*4882a593Smuzhiyun	status = "okay";
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun	port {
301*4882a593Smuzhiyun		lcdif_out: endpoint {
302*4882a593Smuzhiyun			remote-endpoint = <&panel_in>;
303*4882a593Smuzhiyun		};
304*4882a593Smuzhiyun	};
305*4882a593Smuzhiyun};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun&pwm1 {
308*4882a593Smuzhiyun	pinctrl-names = "default";
309*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm1>;
310*4882a593Smuzhiyun	status = "okay";
311*4882a593Smuzhiyun};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun&pwm2 {
314*4882a593Smuzhiyun	pinctrl-names = "default";
315*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm2>;
316*4882a593Smuzhiyun	status = "okay";
317*4882a593Smuzhiyun};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun&uart1 {
320*4882a593Smuzhiyun	pinctrl-names = "default";
321*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
322*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
323*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
324*4882a593Smuzhiyun	status = "okay";
325*4882a593Smuzhiyun};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun&uart2 {
328*4882a593Smuzhiyun	pinctrl-names = "default";
329*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
330*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART2_ROOT_SRC>;
331*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
332*4882a593Smuzhiyun	status = "okay";
333*4882a593Smuzhiyun};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun&uart3 {
336*4882a593Smuzhiyun	pinctrl-names = "default";
337*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3>;
338*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>;
339*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
340*4882a593Smuzhiyun	status = "okay";
341*4882a593Smuzhiyun};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun&uart6 {
344*4882a593Smuzhiyun	pinctrl-names = "default";
345*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart6>;
346*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
347*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
348*4882a593Smuzhiyun	uart-has-rtscts;
349*4882a593Smuzhiyun	status = "okay";
350*4882a593Smuzhiyun};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun&usbotg1 {
353*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg1_vbus>;
354*4882a593Smuzhiyun	pinctrl-names = "default";
355*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg1>;
356*4882a593Smuzhiyun	status = "okay";
357*4882a593Smuzhiyun};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun&usbotg2 {
360*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg2_vbus>;
361*4882a593Smuzhiyun	pinctrl-names = "default";
362*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg2>;
363*4882a593Smuzhiyun	dr_mode = "host";
364*4882a593Smuzhiyun	status = "okay";
365*4882a593Smuzhiyun};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun&usdhc1 {
368*4882a593Smuzhiyun	pinctrl-names = "default";
369*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
370*4882a593Smuzhiyun	cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
371*4882a593Smuzhiyun	vmmc-supply = <&vgen3_reg>;
372*4882a593Smuzhiyun	bus-width = <4>;
373*4882a593Smuzhiyun	fsl,tuning-step = <2>;
374*4882a593Smuzhiyun	wakeup-source;
375*4882a593Smuzhiyun	keep-power-in-suspend;
376*4882a593Smuzhiyun	status = "okay";
377*4882a593Smuzhiyun};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun&usdhc2 {
380*4882a593Smuzhiyun	#address-cells = <1>;
381*4882a593Smuzhiyun	#size-cells = <0>;
382*4882a593Smuzhiyun	pinctrl-names = "default";
383*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
384*4882a593Smuzhiyun	bus-width = <4>;
385*4882a593Smuzhiyun	non-removable;
386*4882a593Smuzhiyun	vmmc-supply = <&reg_wlan>;
387*4882a593Smuzhiyun	mmc-pwrseq = <&usdhc2_pwrseq>;
388*4882a593Smuzhiyun	cap-power-off-card;
389*4882a593Smuzhiyun	keep-power-in-suspend;
390*4882a593Smuzhiyun	status = "okay";
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun	wlcore: wlcore@2 {
393*4882a593Smuzhiyun		compatible = "ti,wl1271";
394*4882a593Smuzhiyun		reg = <2>;
395*4882a593Smuzhiyun		interrupt-parent = <&gpio4>;
396*4882a593Smuzhiyun		interrupts = <20 IRQ_TYPE_LEVEL_HIGH>;
397*4882a593Smuzhiyun		ref-clock-frequency = <38400000>;
398*4882a593Smuzhiyun	};
399*4882a593Smuzhiyun};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun&usdhc3 {
402*4882a593Smuzhiyun	pinctrl-names = "default";
403*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
404*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
405*4882a593Smuzhiyun	assigned-clock-rates = <400000000>;
406*4882a593Smuzhiyun	bus-width = <8>;
407*4882a593Smuzhiyun	fsl,tuning-step = <2>;
408*4882a593Smuzhiyun	non-removable;
409*4882a593Smuzhiyun	status = "okay";
410*4882a593Smuzhiyun};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun&wdog1 {
413*4882a593Smuzhiyun	pinctrl-names = "default";
414*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_wdog1>;
415*4882a593Smuzhiyun	status = "okay";
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&iomuxc {
419*4882a593Smuzhiyun	pinctrl-names = "default";
420*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_hog_1 &pinctrl_j2>;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun	pinctrl_hog_1: hoggrp-1 {
423*4882a593Smuzhiyun		fsl,pins = <
424*4882a593Smuzhiyun			MX7D_PAD_SD3_RESET_B__GPIO6_IO11	0x5d
425*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO13__GPIO1_IO13		0x7d
426*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_MISO__GPIO4_IO22	0x7d
427*4882a593Smuzhiyun		>;
428*4882a593Smuzhiyun	};
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun	pinctrl_enet1: enet1grp {
431*4882a593Smuzhiyun		fsl,pins = <
432*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO10__ENET1_MDIO			0x3
433*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO11__ENET1_MDC			0x3
434*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO12__CCM_ENET_REF_CLK1		0x3
435*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC	0x71
436*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0	0x71
437*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1	0x71
438*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2	0x71
439*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3	0x71
440*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL	0x71
441*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC	0x71
442*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0	0x11
443*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1	0x11
444*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2	0x11
445*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3	0x71
446*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL	0x11
447*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__GPIO6_IO10			0x75
448*4882a593Smuzhiyun		>;
449*4882a593Smuzhiyun	};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2grp {
452*4882a593Smuzhiyun		fsl,pins = <
453*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO14__FLEXCAN2_RX	0x7d
454*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO15__FLEXCAN2_TX	0x7d
455*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA14__GPIO2_IO14	0x7d
456*4882a593Smuzhiyun		>;
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
460*4882a593Smuzhiyun		fsl,pins = <
461*4882a593Smuzhiyun			MX7D_PAD_I2C1_SDA__I2C1_SDA		0x4000007f
462*4882a593Smuzhiyun			MX7D_PAD_I2C1_SCL__I2C1_SCL		0x4000007f
463*4882a593Smuzhiyun		>;
464*4882a593Smuzhiyun	};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
467*4882a593Smuzhiyun		fsl,pins = <
468*4882a593Smuzhiyun			MX7D_PAD_I2C2_SDA__I2C2_SDA		0x4000007f
469*4882a593Smuzhiyun			MX7D_PAD_I2C2_SCL__I2C2_SCL		0x4000007f
470*4882a593Smuzhiyun		>;
471*4882a593Smuzhiyun	};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun	pinctrl_i2c2_rv4162: i2c2-rv4162grp {
474*4882a593Smuzhiyun		fsl,pins = <
475*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA15__GPIO2_IO15	0x7d
476*4882a593Smuzhiyun		>;
477*4882a593Smuzhiyun	};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
480*4882a593Smuzhiyun		fsl,pins = <
481*4882a593Smuzhiyun			MX7D_PAD_I2C3_SDA__I2C3_SDA		0x4000007f
482*4882a593Smuzhiyun			MX7D_PAD_I2C3_SCL__I2C3_SCL		0x4000007f
483*4882a593Smuzhiyun		>;
484*4882a593Smuzhiyun	};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun	pinctrl_i2c3_tsc2004: i2c3tsc2004grp {
487*4882a593Smuzhiyun		fsl,pins = <
488*4882a593Smuzhiyun			MX7D_PAD_LCD_RESET__GPIO3_IO4		0x79
489*4882a593Smuzhiyun			MX7D_PAD_SD2_WP__GPIO5_IO10		0x7d
490*4882a593Smuzhiyun		>;
491*4882a593Smuzhiyun	};
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun	pinctrl_i2c4: i2c4grp {
494*4882a593Smuzhiyun		fsl,pins = <
495*4882a593Smuzhiyun			MX7D_PAD_I2C4_SDA__I2C4_SDA		0x4000007f
496*4882a593Smuzhiyun			MX7D_PAD_I2C4_SCL__I2C4_SCL		0x4000007f
497*4882a593Smuzhiyun		>;
498*4882a593Smuzhiyun	};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun	pinctrl_j2: j2grp {
501*4882a593Smuzhiyun		fsl,pins = <
502*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_DATA__GPIO6_IO15	0x7d
503*4882a593Smuzhiyun			MX7D_PAD_EPDC_BDR0__GPIO2_IO28		0x7d
504*4882a593Smuzhiyun			MX7D_PAD_SAI1_RX_DATA__GPIO6_IO12	0x7d
505*4882a593Smuzhiyun			MX7D_PAD_EPDC_BDR1__GPIO2_IO29		0x7d
506*4882a593Smuzhiyun			MX7D_PAD_SD1_WP__GPIO5_IO1		0x7d
507*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDSHR__GPIO2_IO19		0x7d
508*4882a593Smuzhiyun			MX7D_PAD_SD1_RESET_B__GPIO5_IO2		0x7d
509*4882a593Smuzhiyun			MX7D_PAD_SD2_RESET_B__GPIO5_IO11	0x7d
510*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA07__GPIO2_IO7		0x7d
511*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA08__GPIO2_IO8		0x7d
512*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA09__GPIO2_IO9		0x7d
513*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA10__GPIO2_IO10	0x7d
514*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA11__GPIO2_IO11	0x7d
515*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA12__GPIO2_IO12	0x7d
516*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_SYNC__GPIO6_IO14	0x7d
517*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA13__GPIO2_IO13	0x7d
518*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_BCLK__GPIO6_IO13	0x7d
519*4882a593Smuzhiyun			MX7D_PAD_SD2_CD_B__GPIO5_IO9		0x7d
520*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDCLK__GPIO2_IO24		0x7d
521*4882a593Smuzhiyun			MX7D_PAD_SAI2_RX_DATA__GPIO6_IO21	0x7d
522*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDOE__GPIO2_IO25		0x7d
523*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDRL__GPIO2_IO26		0x7d
524*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_DATA__GPIO6_IO22	0x7d
525*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE0__GPIO2_IO20		0x7d
526*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_BCLK__GPIO6_IO20	0x7d
527*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE1__GPIO2_IO21		0x7d
528*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_SYNC__GPIO6_IO19	0x7d
529*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE2__GPIO2_IO22		0x7d
530*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE3__GPIO2_IO23		0x7d
531*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDSP__GPIO2_IO27		0x7d
532*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCLK__GPIO2_IO16		0x7d
533*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDLE__GPIO2_IO17		0x7d
534*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDOE__GPIO2_IO18		0x7d
535*4882a593Smuzhiyun			MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30	0x7d
536*4882a593Smuzhiyun			MX7D_PAD_EPDC_PWR_STAT__GPIO2_IO31	0x7d
537*4882a593Smuzhiyun		>;
538*4882a593Smuzhiyun	};
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun	pinctrl_lcdif_dat: lcdifdatgrp {
541*4882a593Smuzhiyun		fsl,pins = <
542*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA00__LCD_DATA0		0x79
543*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA01__LCD_DATA1		0x79
544*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA02__LCD_DATA2		0x79
545*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA03__LCD_DATA3		0x79
546*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA04__LCD_DATA4		0x79
547*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA05__LCD_DATA5		0x79
548*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA06__LCD_DATA6		0x79
549*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA07__LCD_DATA7		0x79
550*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA08__LCD_DATA8		0x79
551*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA09__LCD_DATA9		0x79
552*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA10__LCD_DATA10		0x79
553*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA11__LCD_DATA11		0x79
554*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA12__LCD_DATA12		0x79
555*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA13__LCD_DATA13		0x79
556*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA14__LCD_DATA14		0x79
557*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA15__LCD_DATA15		0x79
558*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA16__LCD_DATA16		0x79
559*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA17__LCD_DATA17		0x79
560*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA18__LCD_DATA18		0x79
561*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA19__LCD_DATA19		0x79
562*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA20__LCD_DATA20		0x79
563*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA21__LCD_DATA21		0x79
564*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA22__LCD_DATA22		0x79
565*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA23__LCD_DATA23		0x79
566*4882a593Smuzhiyun		>;
567*4882a593Smuzhiyun	};
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun	pinctrl_lcdif_ctrl: lcdifctrlgrp {
570*4882a593Smuzhiyun		fsl,pins = <
571*4882a593Smuzhiyun			MX7D_PAD_LCD_CLK__LCD_CLK		0x79
572*4882a593Smuzhiyun			MX7D_PAD_LCD_ENABLE__LCD_ENABLE		0x79
573*4882a593Smuzhiyun			MX7D_PAD_LCD_VSYNC__LCD_VSYNC		0x79
574*4882a593Smuzhiyun			MX7D_PAD_LCD_HSYNC__LCD_HSYNC		0x79
575*4882a593Smuzhiyun		>;
576*4882a593Smuzhiyun	};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun	pinctrl_pwm2: pwm2grp {
579*4882a593Smuzhiyun		fsl,pins = <
580*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO09__PWM2_OUT		0x7d
581*4882a593Smuzhiyun		>;
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
585*4882a593Smuzhiyun		fsl,pins = <
586*4882a593Smuzhiyun			MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX	0x79
587*4882a593Smuzhiyun			MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX	0x79
588*4882a593Smuzhiyun		>;
589*4882a593Smuzhiyun	};
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
592*4882a593Smuzhiyun		fsl,pins = <
593*4882a593Smuzhiyun			MX7D_PAD_UART2_TX_DATA__UART2_DCE_TX	0x79
594*4882a593Smuzhiyun			MX7D_PAD_UART2_RX_DATA__UART2_DCE_RX	0x79
595*4882a593Smuzhiyun		>;
596*4882a593Smuzhiyun	};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun	pinctrl_uart3: uart3grp {
599*4882a593Smuzhiyun		fsl,pins = <
600*4882a593Smuzhiyun			MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX	0x79
601*4882a593Smuzhiyun			MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX	0x79
602*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA04__GPIO2_IO4		0x7d
603*4882a593Smuzhiyun		>;
604*4882a593Smuzhiyun	};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun	pinctrl_uart6: uart6grp {
607*4882a593Smuzhiyun		fsl,pins = <
608*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_MOSI__UART6_DCE_TX	0x79
609*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_SCLK__UART6_DCE_RX	0x79
610*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_SS0__UART6_DCE_CTS	0x79
611*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_MISO__UART6_DCE_RTS	0x79
612*4882a593Smuzhiyun		>;
613*4882a593Smuzhiyun	};
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun	pinctrl_usbotg2: usbotg2grp {
616*4882a593Smuzhiyun		fsl,pins = <
617*4882a593Smuzhiyun			MX7D_PAD_UART3_RTS_B__USB_OTG2_OC	0x7d
618*4882a593Smuzhiyun			MX7D_PAD_UART3_CTS_B__GPIO4_IO7		0x14
619*4882a593Smuzhiyun		>;
620*4882a593Smuzhiyun	};
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
623*4882a593Smuzhiyun		fsl,pins = <
624*4882a593Smuzhiyun			MX7D_PAD_SD1_CMD__SD1_CMD		0x59
625*4882a593Smuzhiyun			MX7D_PAD_SD1_CLK__SD1_CLK		0x19
626*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA0__SD1_DATA0		0x59
627*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA1__SD1_DATA1		0x59
628*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA2__SD1_DATA2		0x59
629*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA3__SD1_DATA3		0x59
630*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO08__SD1_VSELECT	0x75
631*4882a593Smuzhiyun			MX7D_PAD_SD1_CD_B__GPIO5_IO0		0x75
632*4882a593Smuzhiyun		>;
633*4882a593Smuzhiyun	};
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
636*4882a593Smuzhiyun		fsl,pins = <
637*4882a593Smuzhiyun			MX7D_PAD_SD2_CMD__SD2_CMD		0x59
638*4882a593Smuzhiyun			MX7D_PAD_SD2_CLK__SD2_CLK		0x19
639*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA0__SD2_DATA0		0x59
640*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA1__SD2_DATA1		0x59
641*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA2__SD2_DATA2		0x59
642*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA3__SD2_DATA3		0x59
643*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_SCLK__GPIO4_IO20	0x59
644*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21	0x59
645*4882a593Smuzhiyun		>;
646*4882a593Smuzhiyun	};
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
649*4882a593Smuzhiyun		fsl,pins = <
650*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD		0x59
651*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK		0x19
652*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x59
653*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x59
654*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x59
655*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x59
656*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x59
657*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x59
658*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x59
659*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x59
660*4882a593Smuzhiyun		>;
661*4882a593Smuzhiyun	};
662*4882a593Smuzhiyun};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun&iomuxc_lpsr {
665*4882a593Smuzhiyun	pinctrl-names = "default";
666*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_hog_2>;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun	pinctrl_hog_2: hoggrp-2 {
669*4882a593Smuzhiyun		fsl,pins = <
670*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO02__GPIO1_IO2	0x7d
671*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO03__CCM_CLKO2	0x7d
672*4882a593Smuzhiyun		>;
673*4882a593Smuzhiyun	};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun	pinctrl_backlight_j9: backlightj9grp {
676*4882a593Smuzhiyun		fsl,pins = <
677*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7	0x7d
678*4882a593Smuzhiyun		>;
679*4882a593Smuzhiyun	};
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun	pinctrl_pwm1: pwm1grp {
682*4882a593Smuzhiyun		fsl,pins = <
683*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT	0x7d
684*4882a593Smuzhiyun		>;
685*4882a593Smuzhiyun	};
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun	pinctrl_usbotg1: usbotg1grp {
688*4882a593Smuzhiyun		fsl,pins = <
689*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO04__USB_OTG1_OC	0x7d
690*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO05__GPIO1_IO5	0x14
691*4882a593Smuzhiyun		>;
692*4882a593Smuzhiyun	};
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun	pinctrl_wdog1: wdog1grp {
695*4882a593Smuzhiyun		fsl,pins = <
696*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B	0x75
697*4882a593Smuzhiyun		>;
698*4882a593Smuzhiyun	};
699*4882a593Smuzhiyun};
700