xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx7-tqma7.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 OR X11
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Include file for TQ Systems TQMa7x boards with full mounted PCB.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 TQ Systems GmbH
6*4882a593Smuzhiyun * Author: Markus Niebel <Markus.Niebel@tq-group.com>
7*4882a593Smuzhiyun * Copyright (C) 2019 Bruno Thomsen <bruno.thomsen@gmail.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	memory@80000000 {
12*4882a593Smuzhiyun		device_type = "memory";
13*4882a593Smuzhiyun		/* 512 MB - default configuration */
14*4882a593Smuzhiyun		reg = <0x80000000 0x20000000>;
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun};
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun&cpu0 {
19*4882a593Smuzhiyun	cpu-supply = <&sw1a_reg>;
20*4882a593Smuzhiyun};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun&i2c1 {
23*4882a593Smuzhiyun	pinctrl-names = "default";
24*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
25*4882a593Smuzhiyun	clock-frequency = <100000>;
26*4882a593Smuzhiyun	status = "okay";
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	pfuze3000: pmic@8 {
29*4882a593Smuzhiyun		pinctrl-names = "default";
30*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_pmic1>;
31*4882a593Smuzhiyun		compatible = "fsl,pfuze3000";
32*4882a593Smuzhiyun		reg = <0x08>;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		regulators {
35*4882a593Smuzhiyun			sw1a_reg: sw1a {
36*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
37*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
38*4882a593Smuzhiyun				regulator-boot-on;
39*4882a593Smuzhiyun				regulator-always-on;
40*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
41*4882a593Smuzhiyun			};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun			/* use sw1c_reg to align with pfuze100/pfuze200 */
44*4882a593Smuzhiyun			sw1c_reg: sw1b {
45*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
46*4882a593Smuzhiyun				regulator-max-microvolt = <1475000>;
47*4882a593Smuzhiyun				regulator-boot-on;
48*4882a593Smuzhiyun				regulator-always-on;
49*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
50*4882a593Smuzhiyun			};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun			sw2_reg: sw2 {
53*4882a593Smuzhiyun				regulator-min-microvolt = <1500000>;
54*4882a593Smuzhiyun				regulator-max-microvolt = <1850000>;
55*4882a593Smuzhiyun				regulator-boot-on;
56*4882a593Smuzhiyun				regulator-always-on;
57*4882a593Smuzhiyun			};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun			sw3a_reg: sw3 {
60*4882a593Smuzhiyun				regulator-min-microvolt = <900000>;
61*4882a593Smuzhiyun				regulator-max-microvolt = <1650000>;
62*4882a593Smuzhiyun				regulator-boot-on;
63*4882a593Smuzhiyun				regulator-always-on;
64*4882a593Smuzhiyun			};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			swbst_reg: swbst {
67*4882a593Smuzhiyun				regulator-min-microvolt = <5000000>;
68*4882a593Smuzhiyun				regulator-max-microvolt = <5150000>;
69*4882a593Smuzhiyun			};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun			snvs_reg: vsnvs {
72*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
73*4882a593Smuzhiyun				regulator-max-microvolt = <3000000>;
74*4882a593Smuzhiyun				regulator-boot-on;
75*4882a593Smuzhiyun				regulator-always-on;
76*4882a593Smuzhiyun			};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			vref_reg: vrefddr {
79*4882a593Smuzhiyun				regulator-boot-on;
80*4882a593Smuzhiyun				regulator-always-on;
81*4882a593Smuzhiyun			};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun			vgen1_reg: vldo1 {
84*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
85*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
86*4882a593Smuzhiyun				regulator-always-on;
87*4882a593Smuzhiyun			};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun			vgen2_reg: vldo2 {
90*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
91*4882a593Smuzhiyun				regulator-max-microvolt = <1550000>;
92*4882a593Smuzhiyun				regulator-always-on;
93*4882a593Smuzhiyun			};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun			vgen3_reg: vccsd {
96*4882a593Smuzhiyun				regulator-min-microvolt = <2850000>;
97*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
98*4882a593Smuzhiyun				regulator-always-on;
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun			vgen4_reg: v33 {
102*4882a593Smuzhiyun				regulator-min-microvolt = <2850000>;
103*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
104*4882a593Smuzhiyun				regulator-always-on;
105*4882a593Smuzhiyun			};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun			vgen5_reg: vldo3 {
108*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
109*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
110*4882a593Smuzhiyun				regulator-always-on;
111*4882a593Smuzhiyun			};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun			vgen6_reg: vldo4 {
114*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
115*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
116*4882a593Smuzhiyun				regulator-always-on;
117*4882a593Smuzhiyun			};
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	/* NXP SE97BTP with temperature sensor + eeprom */
122*4882a593Smuzhiyun	se97b: temperature-sensor-eeprom@1e {
123*4882a593Smuzhiyun		compatible = "nxp,se97b", "jedec,jc-42.4-temp";
124*4882a593Smuzhiyun		reg = <0x1e>;
125*4882a593Smuzhiyun		status = "okay";
126*4882a593Smuzhiyun	};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun	/* ST M24C64 */
129*4882a593Smuzhiyun	m24c64: eeprom@50 {
130*4882a593Smuzhiyun		compatible = "atmel,24c64";
131*4882a593Smuzhiyun		reg = <0x50>;
132*4882a593Smuzhiyun		pagesize = <32>;
133*4882a593Smuzhiyun		status = "okay";
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	at24c02: eeprom@56 {
137*4882a593Smuzhiyun		compatible = "atmel,24c02";
138*4882a593Smuzhiyun		reg = <0x56>;
139*4882a593Smuzhiyun		pagesize = <16>;
140*4882a593Smuzhiyun		status = "okay";
141*4882a593Smuzhiyun	};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun	ds1339: rtc@68 {
144*4882a593Smuzhiyun		compatible = "dallas,ds1339";
145*4882a593Smuzhiyun		reg = <0x68>;
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun&iomuxc {
150*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
151*4882a593Smuzhiyun		fsl,pins = <
152*4882a593Smuzhiyun			MX7D_PAD_I2C1_SDA__I2C1_SDA	0x40000078
153*4882a593Smuzhiyun			MX7D_PAD_I2C1_SCL__I2C1_SCL	0x40000078
154*4882a593Smuzhiyun		>;
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun	pinctrl_pmic1: pmic1grp {
158*4882a593Smuzhiyun		fsl,pins = <
159*4882a593Smuzhiyun			MX7D_PAD_SD2_RESET_B__GPIO5_IO11	0x4000005C
160*4882a593Smuzhiyun		>;
161*4882a593Smuzhiyun	};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
164*4882a593Smuzhiyun		fsl,pins = <
165*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD		0x59
166*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK		0x56
167*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x59
168*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x59
169*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x59
170*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x59
171*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x59
172*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x59
173*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x59
174*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x59
175*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE		0x19
176*4882a593Smuzhiyun		>;
177*4882a593Smuzhiyun	};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun	pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
180*4882a593Smuzhiyun		fsl,pins = <
181*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD               0x5a
182*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK               0x51
183*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0           0x5a
184*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1           0x5a
185*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2           0x5a
186*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3           0x5a
187*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4           0x5a
188*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5           0x5a
189*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6           0x5a
190*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7           0x5a
191*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1a
192*4882a593Smuzhiyun		>;
193*4882a593Smuzhiyun	};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun	pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
196*4882a593Smuzhiyun		fsl,pins = <
197*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD               0x5b
198*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK               0x51
199*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0           0x5b
200*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1           0x5b
201*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2           0x5b
202*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3           0x5b
203*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4           0x5b
204*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5           0x5b
205*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6           0x5b
206*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7           0x5b
207*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1b
208*4882a593Smuzhiyun		>;
209*4882a593Smuzhiyun	};
210*4882a593Smuzhiyun};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun&iomuxc_lpsr {
213*4882a593Smuzhiyun	pinctrl_wdog1: wdog1grp {
214*4882a593Smuzhiyun		fsl,pins = <
215*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B	0x30
216*4882a593Smuzhiyun		>;
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&sdma {
221*4882a593Smuzhiyun	status = "okay";
222*4882a593Smuzhiyun};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun&usdhc3 {
225*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
226*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
227*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
228*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
229*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
230*4882a593Smuzhiyun	assigned-clock-rates = <400000000>;
231*4882a593Smuzhiyun	bus-width = <8>;
232*4882a593Smuzhiyun	non-removable;
233*4882a593Smuzhiyun	vmmc-supply = <&vgen4_reg>;
234*4882a593Smuzhiyun	vqmmc-supply = <&sw2_reg>;
235*4882a593Smuzhiyun	status = "okay";
236*4882a593Smuzhiyun};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun&wdog1 {
239*4882a593Smuzhiyun	pinctrl-names = "default";
240*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_wdog1>;
241*4882a593Smuzhiyun	/*
242*4882a593Smuzhiyun	 * Errata e10574:
243*4882a593Smuzhiyun	 * WDOG reset needs to run with WDOG_RESET_B signal enabled.
244*4882a593Smuzhiyun	 * X1-51 (WDOG1#) signal needs carrier board handling to reset
245*4882a593Smuzhiyun	 * TQMa7 on X1-22 (RESET_IN#).
246*4882a593Smuzhiyun	 */
247*4882a593Smuzhiyun	fsl,ext-reset-output;
248*4882a593Smuzhiyun	status = "okay";
249*4882a593Smuzhiyun};
250