xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx7-colibri.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2016-2020 Toradex
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/ {
7*4882a593Smuzhiyun	bl: backlight {
8*4882a593Smuzhiyun		compatible = "pwm-backlight";
9*4882a593Smuzhiyun		pinctrl-names = "default";
10*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_gpio_bl_on>;
11*4882a593Smuzhiyun		pwms = <&pwm1 0 5000000 0>;
12*4882a593Smuzhiyun		enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
13*4882a593Smuzhiyun	};
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	reg_module_3v3: regulator-module-3v3 {
16*4882a593Smuzhiyun		compatible = "regulator-fixed";
17*4882a593Smuzhiyun		regulator-name = "+V3.3";
18*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
19*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
20*4882a593Smuzhiyun		regulator-always-on;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	reg_module_3v3_avdd: regulator-module-3v3-avdd {
24*4882a593Smuzhiyun		compatible = "regulator-fixed";
25*4882a593Smuzhiyun		regulator-name = "+V3.3_AVDD_AUDIO";
26*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
27*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
28*4882a593Smuzhiyun		regulator-always-on;
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	sound {
32*4882a593Smuzhiyun		compatible = "simple-audio-card";
33*4882a593Smuzhiyun		simple-audio-card,name = "imx7-sgtl5000";
34*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
35*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&dailink_master>;
36*4882a593Smuzhiyun		simple-audio-card,frame-master = <&dailink_master>;
37*4882a593Smuzhiyun		simple-audio-card,cpu {
38*4882a593Smuzhiyun			sound-dai = <&sai1>;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		dailink_master: simple-audio-card,codec {
42*4882a593Smuzhiyun			sound-dai = <&codec>;
43*4882a593Smuzhiyun			clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
44*4882a593Smuzhiyun		};
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun&adc1 {
49*4882a593Smuzhiyun	vref-supply = <&reg_DCDC3>;
50*4882a593Smuzhiyun};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun&adc2 {
53*4882a593Smuzhiyun	vref-supply = <&reg_DCDC3>;
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&cpu0 {
57*4882a593Smuzhiyun	cpu-supply = <&reg_DCDC2>;
58*4882a593Smuzhiyun};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun&ecspi3 {
61*4882a593Smuzhiyun	pinctrl-names = "default";
62*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3_cs>;
63*4882a593Smuzhiyun	cs-gpios = <&gpio4 11 GPIO_ACTIVE_LOW>;
64*4882a593Smuzhiyun};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun&fec1 {
67*4882a593Smuzhiyun	pinctrl-names = "default", "sleep";
68*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet1>;
69*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_enet1_sleep>;
70*4882a593Smuzhiyun	clocks = <&clks IMX7D_ENET_AXI_ROOT_CLK>,
71*4882a593Smuzhiyun		<&clks IMX7D_ENET_AXI_ROOT_CLK>,
72*4882a593Smuzhiyun		<&clks IMX7D_ENET1_TIME_ROOT_CLK>,
73*4882a593Smuzhiyun		<&clks IMX7D_PLL_ENET_MAIN_50M_CLK>;
74*4882a593Smuzhiyun	clock-names = "ipg", "ahb", "ptp", "enet_clk_ref";
75*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
76*4882a593Smuzhiyun			  <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
77*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
78*4882a593Smuzhiyun	assigned-clock-rates = <0>, <100000000>;
79*4882a593Smuzhiyun	phy-mode = "rmii";
80*4882a593Smuzhiyun	phy-supply = <&reg_LDO1>;
81*4882a593Smuzhiyun	fsl,magic-packet;
82*4882a593Smuzhiyun};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun&flexcan1 {
85*4882a593Smuzhiyun	pinctrl-names = "default";
86*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
87*4882a593Smuzhiyun	status = "disabled";
88*4882a593Smuzhiyun};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun&flexcan2 {
91*4882a593Smuzhiyun	pinctrl-names = "default";
92*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
93*4882a593Smuzhiyun	status = "disabled";
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&gpio1 {
97*4882a593Smuzhiyun	gpio-line-names = "SODIMM_43",
98*4882a593Smuzhiyun			  "SODIMM_45",
99*4882a593Smuzhiyun			  "SODIMM_135",
100*4882a593Smuzhiyun			  "SODIMM_22",
101*4882a593Smuzhiyun			  "",
102*4882a593Smuzhiyun			  "",
103*4882a593Smuzhiyun			  "SODIMM_37",
104*4882a593Smuzhiyun			  "SODIMM_29",
105*4882a593Smuzhiyun			  "SODIMM_59",
106*4882a593Smuzhiyun			  "SODIMM_28",
107*4882a593Smuzhiyun			  "SODIMM_30",
108*4882a593Smuzhiyun			  "SODIMM_67",
109*4882a593Smuzhiyun			  "",
110*4882a593Smuzhiyun			  "",
111*4882a593Smuzhiyun			  "SODIMM_188",
112*4882a593Smuzhiyun			  "SODIMM_178";
113*4882a593Smuzhiyun};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun&gpio2 {
116*4882a593Smuzhiyun	gpio-line-names = "SODIMM_111",
117*4882a593Smuzhiyun			  "SODIMM_113",
118*4882a593Smuzhiyun			  "SODIMM_115",
119*4882a593Smuzhiyun			  "SODIMM_117",
120*4882a593Smuzhiyun			  "SODIMM_119",
121*4882a593Smuzhiyun			  "SODIMM_121",
122*4882a593Smuzhiyun			  "SODIMM_123",
123*4882a593Smuzhiyun			  "SODIMM_125",
124*4882a593Smuzhiyun			  "SODIMM_91",
125*4882a593Smuzhiyun			  "SODIMM_89",
126*4882a593Smuzhiyun			  "SODIMM_105",
127*4882a593Smuzhiyun			  "SODIMM_152",
128*4882a593Smuzhiyun			  "SODIMM_150",
129*4882a593Smuzhiyun			  "SODIMM_95",
130*4882a593Smuzhiyun			  "SODIMM_126",
131*4882a593Smuzhiyun			  "SODIMM_107",
132*4882a593Smuzhiyun			  "SODIMM_114",
133*4882a593Smuzhiyun			  "SODIMM_116",
134*4882a593Smuzhiyun			  "SODIMM_118",
135*4882a593Smuzhiyun			  "SODIMM_120",
136*4882a593Smuzhiyun			  "SODIMM_122",
137*4882a593Smuzhiyun			  "SODIMM_124",
138*4882a593Smuzhiyun			  "SODIMM_127",
139*4882a593Smuzhiyun			  "SODIMM_130",
140*4882a593Smuzhiyun			  "SODIMM_132",
141*4882a593Smuzhiyun			  "SODIMM_134",
142*4882a593Smuzhiyun			  "SODIMM_133",
143*4882a593Smuzhiyun			  "SODIMM_104",
144*4882a593Smuzhiyun			  "SODIMM_106",
145*4882a593Smuzhiyun			  "SODIMM_110",
146*4882a593Smuzhiyun			  "SODIMM_112",
147*4882a593Smuzhiyun			  "SODIMM_128";
148*4882a593Smuzhiyun};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun&gpio3 {
151*4882a593Smuzhiyun	gpio-line-names = "SODIMM_56",
152*4882a593Smuzhiyun			  "SODIMM_44",
153*4882a593Smuzhiyun			  "SODIMM_68",
154*4882a593Smuzhiyun			  "SODIMM_82",
155*4882a593Smuzhiyun			  "SODIMM_93",
156*4882a593Smuzhiyun			  "SODIMM_76",
157*4882a593Smuzhiyun			  "SODIMM_70",
158*4882a593Smuzhiyun			  "SODIMM_60",
159*4882a593Smuzhiyun			  "SODIMM_58",
160*4882a593Smuzhiyun			  "SODIMM_78",
161*4882a593Smuzhiyun			  "SODIMM_72",
162*4882a593Smuzhiyun			  "SODIMM_80",
163*4882a593Smuzhiyun			  "SODIMM_46",
164*4882a593Smuzhiyun			  "SODIMM_62",
165*4882a593Smuzhiyun			  "SODIMM_48",
166*4882a593Smuzhiyun			  "SODIMM_74",
167*4882a593Smuzhiyun			  "SODIMM_50",
168*4882a593Smuzhiyun			  "SODIMM_52",
169*4882a593Smuzhiyun			  "SODIMM_54",
170*4882a593Smuzhiyun			  "SODIMM_66",
171*4882a593Smuzhiyun			  "SODIMM_64",
172*4882a593Smuzhiyun			  "SODIMM_57",
173*4882a593Smuzhiyun			  "SODIMM_61",
174*4882a593Smuzhiyun			  "SODIMM_136",
175*4882a593Smuzhiyun			  "SODIMM_138",
176*4882a593Smuzhiyun			  "SODIMM_140",
177*4882a593Smuzhiyun			  "SODIMM_142",
178*4882a593Smuzhiyun			  "SODIMM_144",
179*4882a593Smuzhiyun			  "SODIMM_146";
180*4882a593Smuzhiyun};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun&gpio4 {
183*4882a593Smuzhiyun	gpio-line-names = "SODIMM_35",
184*4882a593Smuzhiyun			  "SODIMM_33",
185*4882a593Smuzhiyun			  "SODIMM_38",
186*4882a593Smuzhiyun			  "SODIMM_36",
187*4882a593Smuzhiyun			  "SODIMM_21",
188*4882a593Smuzhiyun			  "SODIMM_19",
189*4882a593Smuzhiyun			  "SODIMM_131",
190*4882a593Smuzhiyun			  "SODIMM_129",
191*4882a593Smuzhiyun			  "SODIMM_90",
192*4882a593Smuzhiyun			  "SODIMM_92",
193*4882a593Smuzhiyun			  "SODIMM_88",
194*4882a593Smuzhiyun			  "SODIMM_86",
195*4882a593Smuzhiyun			  "SODIMM_81",
196*4882a593Smuzhiyun			  "SODIMM_94",
197*4882a593Smuzhiyun			  "SODIMM_96",
198*4882a593Smuzhiyun			  "SODIMM_75",
199*4882a593Smuzhiyun			  "SODIMM_101",
200*4882a593Smuzhiyun			  "SODIMM_103",
201*4882a593Smuzhiyun			  "SODIMM_79",
202*4882a593Smuzhiyun			  "SODIMM_97",
203*4882a593Smuzhiyun			  "SODIMM_67",
204*4882a593Smuzhiyun			  "SODIMM_59",
205*4882a593Smuzhiyun			  "SODIMM_85",
206*4882a593Smuzhiyun			  "SODIMM_65";
207*4882a593Smuzhiyun};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun&gpio5 {
210*4882a593Smuzhiyun	gpio-line-names = "SODIMM_69",
211*4882a593Smuzhiyun			  "SODIMM_71",
212*4882a593Smuzhiyun			  "SODIMM_73",
213*4882a593Smuzhiyun			  "SODIMM_47",
214*4882a593Smuzhiyun			  "SODIMM_190",
215*4882a593Smuzhiyun			  "SODIMM_192",
216*4882a593Smuzhiyun			  "SODIMM_49",
217*4882a593Smuzhiyun			  "SODIMM_51",
218*4882a593Smuzhiyun			  "SODIMM_53",
219*4882a593Smuzhiyun			  "",
220*4882a593Smuzhiyun			  "",
221*4882a593Smuzhiyun			  "SODIMM_98",
222*4882a593Smuzhiyun			  "SODIMM_184",
223*4882a593Smuzhiyun			  "SODIMM_186",
224*4882a593Smuzhiyun			  "SODIMM_23",
225*4882a593Smuzhiyun			  "SODIMM_31",
226*4882a593Smuzhiyun			  "SODIMM_100",
227*4882a593Smuzhiyun			  "SODIMM_102";
228*4882a593Smuzhiyun};
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun&gpio6 {
231*4882a593Smuzhiyun	gpio-line-names = "",
232*4882a593Smuzhiyun			  "",
233*4882a593Smuzhiyun			  "",
234*4882a593Smuzhiyun			  "",
235*4882a593Smuzhiyun			  "",
236*4882a593Smuzhiyun			  "",
237*4882a593Smuzhiyun			  "",
238*4882a593Smuzhiyun			  "",
239*4882a593Smuzhiyun			  "",
240*4882a593Smuzhiyun			  "",
241*4882a593Smuzhiyun			  "",
242*4882a593Smuzhiyun			  "",
243*4882a593Smuzhiyun			  "SODIMM_169",
244*4882a593Smuzhiyun			  "",
245*4882a593Smuzhiyun			  "",
246*4882a593Smuzhiyun			  "",
247*4882a593Smuzhiyun			  "SODIMM_77",
248*4882a593Smuzhiyun			  "SODIMM_24",
249*4882a593Smuzhiyun			  "",
250*4882a593Smuzhiyun			  "SODIMM_25",
251*4882a593Smuzhiyun			  "SODIMM_27",
252*4882a593Smuzhiyun			  "SODIMM_32",
253*4882a593Smuzhiyun			  "SODIMM_34";
254*4882a593Smuzhiyun};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun&gpio7 {
257*4882a593Smuzhiyun	gpio-line-names = "",
258*4882a593Smuzhiyun			  "",
259*4882a593Smuzhiyun			  "SODIMM_63",
260*4882a593Smuzhiyun			  "SODIMM_55",
261*4882a593Smuzhiyun			  "",
262*4882a593Smuzhiyun			  "",
263*4882a593Smuzhiyun			  "",
264*4882a593Smuzhiyun			  "",
265*4882a593Smuzhiyun			  "SODIMM_196",
266*4882a593Smuzhiyun			  "SODIMM_194",
267*4882a593Smuzhiyun			  "",
268*4882a593Smuzhiyun			  "SODIMM_99",
269*4882a593Smuzhiyun			  "",
270*4882a593Smuzhiyun			  "",
271*4882a593Smuzhiyun			  "SODIMM_137";
272*4882a593Smuzhiyun};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun&gpmi {
275*4882a593Smuzhiyun	pinctrl-names = "default";
276*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
277*4882a593Smuzhiyun	fsl,use-minimum-ecc;
278*4882a593Smuzhiyun	nand-on-flash-bbt;
279*4882a593Smuzhiyun	nand-ecc-mode = "hw";
280*4882a593Smuzhiyun};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun&i2c1 {
283*4882a593Smuzhiyun	clock-frequency = <100000>;
284*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
285*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1 &pinctrl_i2c1_int>;
286*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c1_recovery &pinctrl_i2c1_int>;
287*4882a593Smuzhiyun	scl-gpios = <&gpio1 4 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
288*4882a593Smuzhiyun	sda-gpios = <&gpio1 5 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun	status = "okay";
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun	codec: sgtl5000@a {
293*4882a593Smuzhiyun		compatible = "fsl,sgtl5000";
294*4882a593Smuzhiyun		#sound-dai-cells = <0>;
295*4882a593Smuzhiyun		reg = <0x0a>;
296*4882a593Smuzhiyun		clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
297*4882a593Smuzhiyun		pinctrl-names = "default";
298*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_sai1_mclk>;
299*4882a593Smuzhiyun		VDDA-supply = <&reg_module_3v3_avdd>;
300*4882a593Smuzhiyun		VDDIO-supply = <&reg_module_3v3>;
301*4882a593Smuzhiyun		VDDD-supply = <&reg_DCDC3>;
302*4882a593Smuzhiyun	};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun	ad7879@2c {
305*4882a593Smuzhiyun		compatible = "adi,ad7879-1";
306*4882a593Smuzhiyun		reg = <0x2c>;
307*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
308*4882a593Smuzhiyun		interrupts = <13 IRQ_TYPE_EDGE_FALLING>;
309*4882a593Smuzhiyun		touchscreen-max-pressure = <4096>;
310*4882a593Smuzhiyun		adi,resistance-plate-x = <120>;
311*4882a593Smuzhiyun		adi,first-conversion-delay = /bits/ 8 <3>;
312*4882a593Smuzhiyun		adi,acquisition-time = /bits/ 8 <1>;
313*4882a593Smuzhiyun		adi,median-filter-size = /bits/ 8 <2>;
314*4882a593Smuzhiyun		adi,averaging = /bits/ 8 <1>;
315*4882a593Smuzhiyun		adi,conversion-interval = /bits/ 8 <255>;
316*4882a593Smuzhiyun	};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun	pmic@33 {
319*4882a593Smuzhiyun		compatible = "ricoh,rn5t567";
320*4882a593Smuzhiyun		reg = <0x33>;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun		regulators {
323*4882a593Smuzhiyun			reg_DCDC1: DCDC1 {  /* V1.0_SOC */
324*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
325*4882a593Smuzhiyun				regulator-max-microvolt = <1100000>;
326*4882a593Smuzhiyun				regulator-boot-on;
327*4882a593Smuzhiyun				regulator-always-on;
328*4882a593Smuzhiyun			};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun			reg_DCDC2: DCDC2 { /* V1.1_ARM */
331*4882a593Smuzhiyun				regulator-min-microvolt = <975000>;
332*4882a593Smuzhiyun				regulator-max-microvolt = <1100000>;
333*4882a593Smuzhiyun				regulator-boot-on;
334*4882a593Smuzhiyun				regulator-always-on;
335*4882a593Smuzhiyun			};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun			reg_DCDC3: DCDC3 { /* V1.8 */
338*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
339*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
340*4882a593Smuzhiyun				regulator-boot-on;
341*4882a593Smuzhiyun				regulator-always-on;
342*4882a593Smuzhiyun			};
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun			reg_DCDC4: DCDC4 { /* V1.35_DRAM */
345*4882a593Smuzhiyun				regulator-min-microvolt = <1350000>;
346*4882a593Smuzhiyun				regulator-max-microvolt = <1350000>;
347*4882a593Smuzhiyun				regulator-boot-on;
348*4882a593Smuzhiyun				regulator-always-on;
349*4882a593Smuzhiyun			};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun			reg_LDO1: LDO1 { /* PWR_EN_+V3.3_ETH */
352*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
353*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
354*4882a593Smuzhiyun				regulator-boot-on;
355*4882a593Smuzhiyun			};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun			reg_LDO2: LDO2 { /* +V1.8_SD */
358*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
359*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
360*4882a593Smuzhiyun				regulator-boot-on;
361*4882a593Smuzhiyun				regulator-always-on;
362*4882a593Smuzhiyun			};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun			reg_LDO3: LDO3 { /* PWR_EN_+V3.3_LPSR */
365*4882a593Smuzhiyun				regulator-min-microvolt = <3300000>;
366*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
367*4882a593Smuzhiyun				regulator-boot-on;
368*4882a593Smuzhiyun				regulator-always-on;
369*4882a593Smuzhiyun			};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun			reg_LDO4: LDO4 { /* V1.8_LPSR */
372*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
373*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
374*4882a593Smuzhiyun				regulator-boot-on;
375*4882a593Smuzhiyun				regulator-always-on;
376*4882a593Smuzhiyun			};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun			reg_LDO5: LDO5 { /* PWR_EN_+V3.3 */
379*4882a593Smuzhiyun				regulator-min-microvolt = <3300000>;
380*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
381*4882a593Smuzhiyun				regulator-boot-on;
382*4882a593Smuzhiyun				regulator-always-on;
383*4882a593Smuzhiyun			};
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun	};
386*4882a593Smuzhiyun};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun&i2c4 {
389*4882a593Smuzhiyun	clock-frequency = <100000>;
390*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
391*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c4>;
392*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c4_recovery>;
393*4882a593Smuzhiyun	scl-gpios = <&gpio7 8 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
394*4882a593Smuzhiyun	sda-gpios = <&gpio7 9 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
395*4882a593Smuzhiyun};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun&lcdif {
398*4882a593Smuzhiyun	pinctrl-names = "default";
399*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_lcdif_dat
400*4882a593Smuzhiyun		     &pinctrl_lcdif_ctrl>;
401*4882a593Smuzhiyun};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun&pwm1 {
404*4882a593Smuzhiyun	pinctrl-names = "default";
405*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm1>;
406*4882a593Smuzhiyun};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun&pwm2 {
409*4882a593Smuzhiyun	pinctrl-names = "default";
410*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm2>;
411*4882a593Smuzhiyun};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun&pwm3 {
414*4882a593Smuzhiyun	pinctrl-names = "default";
415*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm3>;
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&pwm4 {
419*4882a593Smuzhiyun	pinctrl-names = "default";
420*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm4>;
421*4882a593Smuzhiyun};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun&reg_1p0d {
424*4882a593Smuzhiyun	vin-supply = <&reg_DCDC3>;
425*4882a593Smuzhiyun};
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun&sai1 {
428*4882a593Smuzhiyun	pinctrl-names = "default";
429*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_sai1>;
430*4882a593Smuzhiyun	status = "okay";
431*4882a593Smuzhiyun};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun&uart1 {
434*4882a593Smuzhiyun	pinctrl-names = "default";
435*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1 &pinctrl_uart1_ctrl2>;
436*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
437*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
438*4882a593Smuzhiyun	uart-has-rtscts;
439*4882a593Smuzhiyun	fsl,dte-mode;
440*4882a593Smuzhiyun};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun&uart2 {
443*4882a593Smuzhiyun	pinctrl-names = "default";
444*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
445*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART2_ROOT_SRC>;
446*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
447*4882a593Smuzhiyun	uart-has-rtscts;
448*4882a593Smuzhiyun	fsl,dte-mode;
449*4882a593Smuzhiyun};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun&uart3 {
452*4882a593Smuzhiyun	pinctrl-names = "default";
453*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3>;
454*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>;
455*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
456*4882a593Smuzhiyun	fsl,dte-mode;
457*4882a593Smuzhiyun};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun&usbotg1 {
460*4882a593Smuzhiyun	dr_mode = "host";
461*4882a593Smuzhiyun};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun&usdhc1 {
464*4882a593Smuzhiyun	pinctrl-names = "default";
465*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_cd_usdhc1>;
466*4882a593Smuzhiyun	cd-gpios = <&gpio1 0 GPIO_ACTIVE_LOW>;
467*4882a593Smuzhiyun	disable-wp;
468*4882a593Smuzhiyun	vqmmc-supply = <&reg_LDO2>;
469*4882a593Smuzhiyun};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun&usdhc3 {
472*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
473*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
474*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
475*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
476*4882a593Smuzhiyun	assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
477*4882a593Smuzhiyun	assigned-clock-rates = <400000000>;
478*4882a593Smuzhiyun	bus-width = <8>;
479*4882a593Smuzhiyun	fsl,tuning-step = <2>;
480*4882a593Smuzhiyun	vmmc-supply = <&reg_module_3v3>;
481*4882a593Smuzhiyun	vqmmc-supply = <&reg_DCDC3>;
482*4882a593Smuzhiyun	non-removable;
483*4882a593Smuzhiyun	sdhci-caps-mask = <0x80000000 0x0>;
484*4882a593Smuzhiyun};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun&iomuxc {
487*4882a593Smuzhiyun	pinctrl-names = "default";
488*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpio1 &pinctrl_gpio2 &pinctrl_gpio3 &pinctrl_gpio4
489*4882a593Smuzhiyun		     &pinctrl_gpio7 &pinctrl_usbc_det>;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun	pinctrl_gpio1: gpio1-grp {
492*4882a593Smuzhiyun		fsl,pins = <
493*4882a593Smuzhiyun			MX7D_PAD_SAI1_RX_SYNC__GPIO6_IO16	0x14 /* SODIMM 77 */
494*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA09__GPIO2_IO9		0x14 /* SODIMM 89 */
495*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA08__GPIO2_IO8		0x74 /* SODIMM 91 */
496*4882a593Smuzhiyun			MX7D_PAD_LCD_RESET__GPIO3_IO4		0x14 /* SODIMM 93 */
497*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA13__GPIO2_IO13	0x14 /* SODIMM 95 */
498*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TXC__GPIO7_IO11	0x14 /* SODIMM 99 */
499*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA10__GPIO2_IO10	0x74 /* SODIMM 105 */
500*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA00__GPIO2_IO0		0x14 /* SODIMM 111 */
501*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA01__GPIO2_IO1		0x14 /* SODIMM 113 */
502*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA02__GPIO2_IO2		0x14 /* SODIMM 115 */
503*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA03__GPIO2_IO3		0x14 /* SODIMM 117 */
504*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA04__GPIO2_IO4		0x14 /* SODIMM 119 */
505*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA05__GPIO2_IO5		0x14 /* SODIMM 121 */
506*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA06__GPIO2_IO6		0x14 /* SODIMM 123 */
507*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA07__GPIO2_IO7		0x14 /* SODIMM 125 */
508*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE2__GPIO2_IO22		0x14 /* SODIMM 127 */
509*4882a593Smuzhiyun			MX7D_PAD_UART3_RTS_B__GPIO4_IO6		0x14 /* SODIMM 131 */
510*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDRL__GPIO2_IO26		0x14 /* SODIMM 133 */
511*4882a593Smuzhiyun			MX7D_PAD_SAI1_RX_DATA__GPIO6_IO12	0x14 /* SODIMM 169 */
512*4882a593Smuzhiyun			MX7D_PAD_SAI1_RX_BCLK__GPIO6_IO17	0x14 /* SODIMM 24 */
513*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA2__GPIO5_IO16		0x14 /* SODIMM 100 */
514*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA3__GPIO5_IO17		0x14 /* SODIMM 102 */
515*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDSP__GPIO2_IO27		0x14 /* SODIMM 104 */
516*4882a593Smuzhiyun			MX7D_PAD_EPDC_BDR1__GPIO2_IO29		0x14 /* SODIMM 110 */
517*4882a593Smuzhiyun			MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30	0x14 /* SODIMM 112 */
518*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCLK__GPIO2_IO16		0x14 /* SODIMM 114 */
519*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDLE__GPIO2_IO17		0x14 /* SODIMM 116 */
520*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDOE__GPIO2_IO18		0x14 /* SODIMM 118 */
521*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDSHR__GPIO2_IO19		0x14 /* SODIMM 120 */
522*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE0__GPIO2_IO20		0x14 /* SODIMM 122 */
523*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE1__GPIO2_IO21		0x14 /* SODIMM 124 */
524*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA14__GPIO2_IO14	0x14 /* SODIMM 126 */
525*4882a593Smuzhiyun			MX7D_PAD_EPDC_PWR_STAT__GPIO2_IO31	0x14 /* SODIMM 128 */
526*4882a593Smuzhiyun			MX7D_PAD_EPDC_SDCE3__GPIO2_IO23		0x14 /* SODIMM 130 */
527*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDCLK__GPIO2_IO24		0x14 /* SODIMM 132 */
528*4882a593Smuzhiyun			MX7D_PAD_EPDC_GDOE__GPIO2_IO25		0x14 /* SODIMM 134 */
529*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA12__GPIO2_IO12	0x14 /* SODIMM 150 */
530*4882a593Smuzhiyun			MX7D_PAD_EPDC_DATA11__GPIO2_IO11	0x14 /* SODIMM 152 */
531*4882a593Smuzhiyun			MX7D_PAD_SD2_CLK__GPIO5_IO12		0x14 /* SODIMM 184 */
532*4882a593Smuzhiyun			MX7D_PAD_SD2_CMD__GPIO5_IO13		0x14 /* SODIMM 186 */
533*4882a593Smuzhiyun		>;
534*4882a593Smuzhiyun	};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun	pinctrl_gpio2: gpio2-grp { /* On X22 Camera interface */
537*4882a593Smuzhiyun		fsl,pins = <
538*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_SS0__GPIO4_IO23		0x14 /* SODIMM 65 */
539*4882a593Smuzhiyun			MX7D_PAD_SD1_CD_B__GPIO5_IO0		0x74 /* SODIMM 69 */
540*4882a593Smuzhiyun			MX7D_PAD_I2C4_SDA__GPIO4_IO15		0x14 /* SODIMM 75 */
541*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_MISO__GPIO4_IO18	0x14 /* SODIMM 79 */
542*4882a593Smuzhiyun			MX7D_PAD_I2C3_SCL__GPIO4_IO12		0x14 /* SODIMM 81 */
543*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_MISO__GPIO4_IO22	0x14 /* SODIMM 85 */
544*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_SS0__GPIO4_IO19		0x14 /* SODIMM 97 */
545*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_SCLK__GPIO4_IO16	0x14 /* SODIMM 101 */
546*4882a593Smuzhiyun			MX7D_PAD_ECSPI1_MOSI__GPIO4_IO17	0x14 /* SODIMM 103 */
547*4882a593Smuzhiyun			MX7D_PAD_I2C3_SDA__GPIO4_IO13		0x14 /* SODIMM 94 */
548*4882a593Smuzhiyun			MX7D_PAD_I2C4_SCL__GPIO4_IO14		0x14 /* SODIMM 96 */
549*4882a593Smuzhiyun			MX7D_PAD_SD2_RESET_B__GPIO5_IO11	0x14 /* SODIMM 98 */
550*4882a593Smuzhiyun		>;
551*4882a593Smuzhiyun	};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun	pinctrl_gpio3: gpio3-grp { /* LCD 18-23 */
554*4882a593Smuzhiyun		fsl,pins = <
555*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA18__GPIO3_IO23		0x14 /* SODIMM 136 */
556*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA19__GPIO3_IO24		0x14 /* SODIMM 138 */
557*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA20__GPIO3_IO25		0x14 /* SODIMM 140 */
558*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA21__GPIO3_IO26		0x14 /* SODIMM 142 */
559*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA22__GPIO3_IO27		0x74 /* SODIMM 144 */
560*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA23__GPIO3_IO28		0x74 /* SODIMM 146 */
561*4882a593Smuzhiyun		>;
562*4882a593Smuzhiyun	};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun	pinctrl_gpio4: gpio4-grp { /* Alternatively CAN2 */
565*4882a593Smuzhiyun		fsl,pins = <
566*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO15__GPIO1_IO15		0x14 /* SODIMM 178 */
567*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO14__GPIO1_IO14		0x14 /* SODIMM 188 */
568*4882a593Smuzhiyun		>;
569*4882a593Smuzhiyun	};
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun	pinctrl_gpio7: gpio7-grp { /* Alternatively CAN1 */
572*4882a593Smuzhiyun		fsl,pins = <
573*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD3__GPIO7_IO3	0x14 /* SODIMM 55 */
574*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD2__GPIO7_IO2	0x14 /* SODIMM 63 */
575*4882a593Smuzhiyun		>;
576*4882a593Smuzhiyun	};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun	pinctrl_i2c1_int: i2c1-int-grp { /* PMIC / TOUCH */
579*4882a593Smuzhiyun		fsl,pins = <
580*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO13__GPIO1_IO13	0x79
581*4882a593Smuzhiyun		>;
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	pinctrl_can_int: can-int-grp {
585*4882a593Smuzhiyun		fsl,pins = <
586*4882a593Smuzhiyun			MX7D_PAD_SD1_RESET_B__GPIO5_IO2		0X14 /* SODIMM 73 */
587*4882a593Smuzhiyun		>;
588*4882a593Smuzhiyun	};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun	pinctrl_enet1: enet1grp {
591*4882a593Smuzhiyun		fsl,pins = <
592*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL	0x73
593*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0	0x73
594*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1	0x73
595*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RXC__ENET1_RX_ER		0x73
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL	0x73
598*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0	0x73
599*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1	0x73
600*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO12__CCM_ENET_REF_CLK1		0x73
601*4882a593Smuzhiyun			MX7D_PAD_SD2_CD_B__ENET1_MDIO			0x3
602*4882a593Smuzhiyun			MX7D_PAD_SD2_WP__ENET1_MDC			0x3
603*4882a593Smuzhiyun		>;
604*4882a593Smuzhiyun	};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun	pinctrl_enet1_sleep: enet1sleepgrp {
607*4882a593Smuzhiyun		fsl,pins = <
608*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RX_CTL__GPIO7_IO4		0x0
609*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD0__GPIO7_IO0		0x0
610*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD1__GPIO7_IO1		0x0
611*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RXC__GPIO7_IO5		0x0
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TX_CTL__GPIO7_IO10		0x0
614*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD0__GPIO7_IO6		0x0
615*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD1__GPIO7_IO7		0x0
616*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO12__GPIO1_IO12			0x0
617*4882a593Smuzhiyun			MX7D_PAD_SD2_CD_B__GPIO5_IO9			0x0
618*4882a593Smuzhiyun			MX7D_PAD_SD2_WP__GPIO5_IO10			0x0
619*4882a593Smuzhiyun		>;
620*4882a593Smuzhiyun	};
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun	pinctrl_ecspi3_cs: ecspi3-cs-grp {
623*4882a593Smuzhiyun		fsl,pins = <
624*4882a593Smuzhiyun			MX7D_PAD_I2C2_SDA__GPIO4_IO11		0x14
625*4882a593Smuzhiyun		>;
626*4882a593Smuzhiyun	};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun	pinctrl_ecspi3: ecspi3-grp {
629*4882a593Smuzhiyun		fsl,pins = <
630*4882a593Smuzhiyun			MX7D_PAD_I2C1_SCL__ECSPI3_MISO		0x2
631*4882a593Smuzhiyun			MX7D_PAD_I2C1_SDA__ECSPI3_MOSI		0x2
632*4882a593Smuzhiyun			MX7D_PAD_I2C2_SCL__ECSPI3_SCLK		0x2
633*4882a593Smuzhiyun		>;
634*4882a593Smuzhiyun	};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1-grp {
637*4882a593Smuzhiyun		fsl,pins = <
638*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD3__FLEXCAN1_TX	0x79 /* SODIMM 55 */
639*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_RD2__FLEXCAN1_RX	0x79 /* SODIMM 63 */
640*4882a593Smuzhiyun		>;
641*4882a593Smuzhiyun	};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2-grp {
644*4882a593Smuzhiyun		fsl,pins = <
645*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO14__FLEXCAN2_RX	0x79 /* SODIMM 188 */
646*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO15__FLEXCAN2_TX	0x79 /* SODIMM 178 */
647*4882a593Smuzhiyun		>;
648*4882a593Smuzhiyun	};
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun	pinctrl_gpio_bl_on: gpio-bl-on {
651*4882a593Smuzhiyun		fsl,pins = <
652*4882a593Smuzhiyun			MX7D_PAD_SD1_WP__GPIO5_IO1		0x14 /* SODIMM 71 */
653*4882a593Smuzhiyun		>;
654*4882a593Smuzhiyun	};
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpmi-nand-grp {
657*4882a593Smuzhiyun		fsl,pins = <
658*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__NAND_CLE		0x71
659*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__NAND_ALE		0x71
660*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B	0x71
661*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_DATA__NAND_READY_B	0x74
662*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__NAND_RE_B		0x71
663*4882a593Smuzhiyun			MX7D_PAD_SD3_RESET_B__NAND_WE_B		0x71
664*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__NAND_DATA00		0x71
665*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__NAND_DATA01		0x71
666*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__NAND_DATA02		0x71
667*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__NAND_DATA03		0x71
668*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__NAND_DATA04		0x71
669*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__NAND_DATA05		0x71
670*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__NAND_DATA06		0x71
671*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__NAND_DATA07		0x71
672*4882a593Smuzhiyun		>;
673*4882a593Smuzhiyun	};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun	pinctrl_i2c4: i2c4-grp {
676*4882a593Smuzhiyun		fsl,pins = <
677*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD3__I2C4_SDA	0x4000007f
678*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD2__I2C4_SCL	0x4000007f
679*4882a593Smuzhiyun		>;
680*4882a593Smuzhiyun	};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun	pinctrl_i2c4_recovery: i2c4-recoverygrp {
683*4882a593Smuzhiyun		fsl,pins = <
684*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD2__GPIO7_IO8	0x4000007f
685*4882a593Smuzhiyun			MX7D_PAD_ENET1_RGMII_TD3__GPIO7_IO9	0x4000007f
686*4882a593Smuzhiyun		>;
687*4882a593Smuzhiyun	};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun	pinctrl_lcdif_dat: lcdif-dat-grp {
690*4882a593Smuzhiyun		fsl,pins = <
691*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA00__LCD_DATA0		0x79
692*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA01__LCD_DATA1		0x79
693*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA02__LCD_DATA2		0x79
694*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA03__LCD_DATA3		0x79
695*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA04__LCD_DATA4		0x79
696*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA05__LCD_DATA5		0x79
697*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA06__LCD_DATA6		0x79
698*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA07__LCD_DATA7		0x79
699*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA08__LCD_DATA8		0x79
700*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA09__LCD_DATA9		0x79
701*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA10__LCD_DATA10		0x79
702*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA11__LCD_DATA11		0x79
703*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA12__LCD_DATA12		0x79
704*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA13__LCD_DATA13		0x79
705*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA14__LCD_DATA14		0x79
706*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA15__LCD_DATA15		0x79
707*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA16__LCD_DATA16		0x79
708*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA17__LCD_DATA17		0x79
709*4882a593Smuzhiyun		>;
710*4882a593Smuzhiyun	};
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun	pinctrl_lcdif_dat_24: lcdif-dat-24-grp {
713*4882a593Smuzhiyun		fsl,pins = <
714*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA18__LCD_DATA18		0x79
715*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA19__LCD_DATA19		0x79
716*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA20__LCD_DATA20		0x79
717*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA21__LCD_DATA21		0x79
718*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA22__LCD_DATA22		0x79
719*4882a593Smuzhiyun			MX7D_PAD_LCD_DATA23__LCD_DATA23		0x79
720*4882a593Smuzhiyun		>;
721*4882a593Smuzhiyun	};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun	pinctrl_lcdif_ctrl: lcdif-ctrl-grp {
724*4882a593Smuzhiyun		fsl,pins = <
725*4882a593Smuzhiyun			MX7D_PAD_LCD_CLK__LCD_CLK		0x79
726*4882a593Smuzhiyun			MX7D_PAD_LCD_ENABLE__LCD_ENABLE		0x79
727*4882a593Smuzhiyun			MX7D_PAD_LCD_VSYNC__LCD_VSYNC		0x79
728*4882a593Smuzhiyun			MX7D_PAD_LCD_HSYNC__LCD_HSYNC		0x79
729*4882a593Smuzhiyun		>;
730*4882a593Smuzhiyun	};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun	pinctrl_pwm1: pwm1-grp {
733*4882a593Smuzhiyun		fsl,pins = <
734*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO08__PWM1_OUT		0x79
735*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21	0x4
736*4882a593Smuzhiyun		>;
737*4882a593Smuzhiyun	};
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun	pinctrl_pwm2: pwm2-grp {
740*4882a593Smuzhiyun		fsl,pins = <
741*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO09__PWM2_OUT		0x79
742*4882a593Smuzhiyun		>;
743*4882a593Smuzhiyun	};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun	pinctrl_pwm3: pwm3-grp {
746*4882a593Smuzhiyun		fsl,pins = <
747*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO10__PWM3_OUT		0x79
748*4882a593Smuzhiyun		>;
749*4882a593Smuzhiyun	};
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun	pinctrl_pwm4: pwm4-grp {
752*4882a593Smuzhiyun		fsl,pins = <
753*4882a593Smuzhiyun			MX7D_PAD_GPIO1_IO11__PWM4_OUT		0x79
754*4882a593Smuzhiyun			MX7D_PAD_ECSPI2_SCLK__GPIO4_IO20	0x4
755*4882a593Smuzhiyun		>;
756*4882a593Smuzhiyun	};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun	pinctrl_uart1: uart1-grp {
759*4882a593Smuzhiyun		fsl,pins = <
760*4882a593Smuzhiyun			MX7D_PAD_UART1_TX_DATA__UART1_DTE_RX	0x79
761*4882a593Smuzhiyun			MX7D_PAD_UART1_RX_DATA__UART1_DTE_TX	0x79
762*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_BCLK__UART1_DTE_CTS	0x79
763*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_SYNC__UART1_DTE_RTS	0x79
764*4882a593Smuzhiyun		>;
765*4882a593Smuzhiyun	};
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun	pinctrl_uart1_ctrl1: uart1-ctrl1-grp {
768*4882a593Smuzhiyun		fsl,pins = <
769*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA1__GPIO5_IO15		0x14 /* DCD */
770*4882a593Smuzhiyun			MX7D_PAD_SD2_DATA0__GPIO5_IO14		0x14 /* DTR */
771*4882a593Smuzhiyun		>;
772*4882a593Smuzhiyun	};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun	pinctrl_uart2: uart2-grp {
775*4882a593Smuzhiyun		fsl,pins = <
776*4882a593Smuzhiyun			MX7D_PAD_UART2_TX_DATA__UART2_DTE_RX 0x79
777*4882a593Smuzhiyun			MX7D_PAD_UART2_RX_DATA__UART2_DTE_TX 0x79
778*4882a593Smuzhiyun			MX7D_PAD_SAI2_RX_DATA__UART2_DTE_RTS 0x79
779*4882a593Smuzhiyun			MX7D_PAD_SAI2_TX_DATA__UART2_DTE_CTS 0x79
780*4882a593Smuzhiyun		>;
781*4882a593Smuzhiyun	};
782*4882a593Smuzhiyun	pinctrl_uart3: uart3-grp {
783*4882a593Smuzhiyun		fsl,pins = <
784*4882a593Smuzhiyun			MX7D_PAD_UART3_TX_DATA__UART3_DTE_RX 0x79
785*4882a593Smuzhiyun			MX7D_PAD_UART3_RX_DATA__UART3_DTE_TX 0x79
786*4882a593Smuzhiyun		>;
787*4882a593Smuzhiyun	};
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun	pinctrl_usbc_det: gpio-usbc-det {
790*4882a593Smuzhiyun		fsl,pins = <
791*4882a593Smuzhiyun			MX7D_PAD_ENET1_CRS__GPIO7_IO14	0x14
792*4882a593Smuzhiyun		>;
793*4882a593Smuzhiyun	};
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun	pinctrl_usbh_reg: gpio-usbh-vbus {
796*4882a593Smuzhiyun		fsl,pins = <
797*4882a593Smuzhiyun			MX7D_PAD_UART3_CTS_B__GPIO4_IO7	0x14 /* SODIMM 129 USBH PEN */
798*4882a593Smuzhiyun		>;
799*4882a593Smuzhiyun	};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1-grp {
802*4882a593Smuzhiyun		fsl,pins = <
803*4882a593Smuzhiyun			MX7D_PAD_SD1_CMD__SD1_CMD	0x59
804*4882a593Smuzhiyun			MX7D_PAD_SD1_CLK__SD1_CLK	0x19
805*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA0__SD1_DATA0	0x59
806*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA1__SD1_DATA1	0x59
807*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA2__SD1_DATA2	0x59
808*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA3__SD1_DATA3	0x59
809*4882a593Smuzhiyun		>;
810*4882a593Smuzhiyun	};
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun	pinctrl_usdhc1_100mhz: usdhc1grp_100mhz {
813*4882a593Smuzhiyun		fsl,pins = <
814*4882a593Smuzhiyun			MX7D_PAD_SD1_CMD__SD1_CMD	0x5a
815*4882a593Smuzhiyun			MX7D_PAD_SD1_CLK__SD1_CLK	0x1a
816*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA0__SD1_DATA0	0x5a
817*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA1__SD1_DATA1	0x5a
818*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA2__SD1_DATA2	0x5a
819*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA3__SD1_DATA3	0x5a
820*4882a593Smuzhiyun		>;
821*4882a593Smuzhiyun	};
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun	pinctrl_usdhc1_200mhz: usdhc1grp_200mhz {
824*4882a593Smuzhiyun		fsl,pins = <
825*4882a593Smuzhiyun			MX7D_PAD_SD1_CMD__SD1_CMD	0x5b
826*4882a593Smuzhiyun			MX7D_PAD_SD1_CLK__SD1_CLK	0x1b
827*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA0__SD1_DATA0	0x5b
828*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA1__SD1_DATA1	0x5b
829*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA2__SD1_DATA2	0x5b
830*4882a593Smuzhiyun			MX7D_PAD_SD1_DATA3__SD1_DATA3	0x5b
831*4882a593Smuzhiyun		>;
832*4882a593Smuzhiyun	};
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
835*4882a593Smuzhiyun		fsl,pins = <
836*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD		0x59
837*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK		0x19
838*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x59
839*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x59
840*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x59
841*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x59
842*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x59
843*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x59
844*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x59
845*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x59
846*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE         0x19
847*4882a593Smuzhiyun		>;
848*4882a593Smuzhiyun	};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun	pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
851*4882a593Smuzhiyun		fsl,pins = <
852*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD		0x5a
853*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK		0x1a
854*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x5a
855*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x5a
856*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x5a
857*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x5a
858*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x5a
859*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x5a
860*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x5a
861*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x5a
862*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1a
863*4882a593Smuzhiyun		>;
864*4882a593Smuzhiyun	};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun	pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
867*4882a593Smuzhiyun		fsl,pins = <
868*4882a593Smuzhiyun			MX7D_PAD_SD3_CMD__SD3_CMD		0x5b
869*4882a593Smuzhiyun			MX7D_PAD_SD3_CLK__SD3_CLK		0x1b
870*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x5b
871*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x5b
872*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x5b
873*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x5b
874*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x5b
875*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x5b
876*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x5b
877*4882a593Smuzhiyun			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x5b
878*4882a593Smuzhiyun			MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1b
879*4882a593Smuzhiyun		>;
880*4882a593Smuzhiyun	};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun	pinctrl_sai1: sai1-grp {
883*4882a593Smuzhiyun		fsl,pins = <
884*4882a593Smuzhiyun			MX7D_PAD_ENET1_RX_CLK__SAI1_TX_BCLK     0x1f
885*4882a593Smuzhiyun			MX7D_PAD_SAI1_TX_SYNC__SAI1_TX_SYNC	0x1f
886*4882a593Smuzhiyun			MX7D_PAD_ENET1_COL__SAI1_TX_DATA0	0x30
887*4882a593Smuzhiyun			MX7D_PAD_ENET1_TX_CLK__SAI1_RX_DATA0	0x1f
888*4882a593Smuzhiyun		>;
889*4882a593Smuzhiyun	};
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun	pinctrl_sai1_mclk: sai1grp_mclk {
892*4882a593Smuzhiyun		fsl,pins = <
893*4882a593Smuzhiyun			MX7D_PAD_SAI1_MCLK__SAI1_MCLK           0x1f
894*4882a593Smuzhiyun		>;
895*4882a593Smuzhiyun	};
896*4882a593Smuzhiyun};
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun&iomuxc_lpsr {
899*4882a593Smuzhiyun	pinctrl-names = "default";
900*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpio_lpsr>;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun	pinctrl_gpio_lpsr: gpio1-grp {
903*4882a593Smuzhiyun		fsl,pins = <
904*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO02__GPIO1_IO2	0x59
905*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO03__GPIO1_IO3	0x59
906*4882a593Smuzhiyun		>;
907*4882a593Smuzhiyun	};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun	pinctrl_gpiokeys: gpiokeysgrp {
910*4882a593Smuzhiyun		fsl,pins = <
911*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO01__GPIO1_IO1	0x19
912*4882a593Smuzhiyun		>;
913*4882a593Smuzhiyun	};
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun	pinctrl_i2c1: i2c1-grp {
916*4882a593Smuzhiyun		fsl,pins = <
917*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO05__I2C1_SDA	0x4000007f
918*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO04__I2C1_SCL	0x4000007f
919*4882a593Smuzhiyun		>;
920*4882a593Smuzhiyun	};
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun	pinctrl_i2c1_recovery: i2c1-recoverygrp {
923*4882a593Smuzhiyun		fsl,pins = <
924*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO04__GPIO1_IO4	0x4000007f
925*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO05__GPIO1_IO5	0x4000007f
926*4882a593Smuzhiyun		>;
927*4882a593Smuzhiyun	};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun	pinctrl_cd_usdhc1: usdhc1-cd-grp {
930*4882a593Smuzhiyun		fsl,pins = <
931*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO00__GPIO1_IO0	0x59 /* CD */
932*4882a593Smuzhiyun		>;
933*4882a593Smuzhiyun	};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun	pinctrl_uart1_ctrl2: uart1-ctrl2-grp {
936*4882a593Smuzhiyun		fsl,pins = <
937*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7	0x14 /* DSR */
938*4882a593Smuzhiyun			MX7D_PAD_LPSR_GPIO1_IO06__GPIO1_IO6	0x14 /* RI */
939*4882a593Smuzhiyun		>;
940*4882a593Smuzhiyun	};
941*4882a593Smuzhiyun};
942