1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2020 Linumiz 4*4882a593Smuzhiyun * Author: Parthiban Nallathambi <parthiban@linumiz.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "MYiR MYS-6ULX Single Board Computer"; 13*4882a593Smuzhiyun compatible = "fsl,imx6ull"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun chosen { 16*4882a593Smuzhiyun stdout-path = &uart1; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun reg_vdd_5v: regulator-vdd-5v { 20*4882a593Smuzhiyun compatible = "regulator-fixed"; 21*4882a593Smuzhiyun regulator-name = "VDD_5V"; 22*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 23*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 24*4882a593Smuzhiyun regulator-always-on; 25*4882a593Smuzhiyun regulator-boot-on; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun reg_vdd_3v3: regulator-vdd-3v3 { 29*4882a593Smuzhiyun compatible = "regulator-fixed"; 30*4882a593Smuzhiyun regulator-name = "VDD_3V3"; 31*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 32*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 33*4882a593Smuzhiyun regulator-always-on; 34*4882a593Smuzhiyun vin-supply = <®_vdd_5v>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun}; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun&fec1 { 39*4882a593Smuzhiyun pinctrl-names = "default"; 40*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet1>; 41*4882a593Smuzhiyun phy-mode = "rmii"; 42*4882a593Smuzhiyun phy-handle = <ðphy0>; 43*4882a593Smuzhiyun phy-supply = <®_vdd_3v3>; 44*4882a593Smuzhiyun status = "okay"; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun mdio: mdio { 47*4882a593Smuzhiyun #address-cells = <1>; 48*4882a593Smuzhiyun #size-cells = <0>; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun ethphy0: ethernet-phy@0 { 51*4882a593Smuzhiyun reg = <0>; 52*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 53*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_LOW>; 54*4882a593Smuzhiyun clocks = <&clks IMX6UL_CLK_ENET_REF>; 55*4882a593Smuzhiyun clock-names = "rmii-ref"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun}; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun&gpmi { 61*4882a593Smuzhiyun pinctrl-names = "default"; 62*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 63*4882a593Smuzhiyun nand-on-flash-bbt; 64*4882a593Smuzhiyun status = "disabled"; 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&uart1 { 68*4882a593Smuzhiyun pinctrl-names = "default"; 69*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 70*4882a593Smuzhiyun status = "okay"; 71*4882a593Smuzhiyun}; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun&usbotg1 { 74*4882a593Smuzhiyun pinctrl-names = "default"; 75*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb_otg1_id>; 76*4882a593Smuzhiyun dr_mode = "otg"; 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun}; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun&usbotg2 { 81*4882a593Smuzhiyun dr_mode = "host"; 82*4882a593Smuzhiyun disable-over-current; 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&usdhc1 { 87*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 88*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 89*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 90*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 91*4882a593Smuzhiyun cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 92*4882a593Smuzhiyun no-1-8-v; 93*4882a593Smuzhiyun keep-power-in-suspend; 94*4882a593Smuzhiyun wakeup-source; 95*4882a593Smuzhiyun vmmc-supply = <®_vdd_3v3>; 96*4882a593Smuzhiyun status = "okay"; 97*4882a593Smuzhiyun}; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun&usdhc2 { 100*4882a593Smuzhiyun pinctrl-names = "default"; 101*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 102*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 103*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 104*4882a593Smuzhiyun bus-width = <8>; 105*4882a593Smuzhiyun non-removable; 106*4882a593Smuzhiyun keep-power-in-suspend; 107*4882a593Smuzhiyun vmmc-supply = <®_vdd_3v3>; 108*4882a593Smuzhiyun}; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun&iomuxc { 111*4882a593Smuzhiyun pinctrl_enet1: enet1grp { 112*4882a593Smuzhiyun fsl,pins = < 113*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO06__ENET1_MDIO 0x1b0b0 114*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO07__ENET1_MDC 0x1b0b0 115*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0 116*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x1b0b0 117*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0 118*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0 119*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0 120*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0 121*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0 122*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031 123*4882a593Smuzhiyun MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x1b0b0 124*4882a593Smuzhiyun >; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 128*4882a593Smuzhiyun fsl,pins = < 129*4882a593Smuzhiyun MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0x0b0b1 130*4882a593Smuzhiyun MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0x0b0b1 131*4882a593Smuzhiyun MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B 0x0b0b1 132*4882a593Smuzhiyun MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0x0b000 133*4882a593Smuzhiyun MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0x0b0b1 134*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0x0b0b1 135*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0x0b0b1 136*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0x0b0b1 137*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0x0b0b1 138*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0x0b0b1 139*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0x0b0b1 140*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0x0b0b1 141*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0x0b0b1 142*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0x0b0b1 143*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0x0b0b1 144*4882a593Smuzhiyun >; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 148*4882a593Smuzhiyun fsl,pins = < 149*4882a593Smuzhiyun MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1 150*4882a593Smuzhiyun MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1 151*4882a593Smuzhiyun >; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun pinctrl_usb_otg1_id: usbotg1idgrp { 155*4882a593Smuzhiyun fsl,pins = < 156*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID 0x17059 157*4882a593Smuzhiyun >; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 161*4882a593Smuzhiyun fsl,pins = < 162*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 163*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 164*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 165*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 166*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 167*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 168*4882a593Smuzhiyun MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x17059 169*4882a593Smuzhiyun >; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun pinctrl_usdhc1_100mhz: usdhc1grp100mhz { 173*4882a593Smuzhiyun fsl,pins = < 174*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9 175*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9 176*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9 177*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9 178*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9 179*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9 180*4882a593Smuzhiyun >; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1grp200mhz { 184*4882a593Smuzhiyun fsl,pins = < 185*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9 186*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9 187*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9 188*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9 189*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9 190*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9 191*4882a593Smuzhiyun >; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 195*4882a593Smuzhiyun fsl,pins = < 196*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x10069 197*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059 198*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059 199*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059 200*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059 201*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059 202*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17059 203*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17059 204*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17059 205*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17059 206*4882a593Smuzhiyun >; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2grp100mhz { 210*4882a593Smuzhiyun fsl,pins = < 211*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100b9 212*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170b9 213*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170b9 214*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170b9 215*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170b9 216*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170b9 217*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170b9 218*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170b9 219*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170b9 220*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170b9 221*4882a593Smuzhiyun >; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2grp200mhz { 225*4882a593Smuzhiyun fsl,pins = < 226*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100f9 227*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170f9 228*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170f9 229*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170f9 230*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170f9 231*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170f9 232*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x170f9 233*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x170f9 234*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x170f9 235*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x170f9 236*4882a593Smuzhiyun >; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun}; 239