xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6ull-colibri.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2018 Toradex AG
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include "imx6ull.dtsi"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/ {
9*4882a593Smuzhiyun	aliases {
10*4882a593Smuzhiyun		ethernet0 = &fec2;
11*4882a593Smuzhiyun		ethernet1 = &fec1;
12*4882a593Smuzhiyun	};
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	bl: backlight {
15*4882a593Smuzhiyun		compatible = "pwm-backlight";
16*4882a593Smuzhiyun		pinctrl-names = "default";
17*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_gpio_bl_on>;
18*4882a593Smuzhiyun		enable-gpios = <&gpio1 11 GPIO_ACTIVE_HIGH>;
19*4882a593Smuzhiyun		status = "disabled";
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	reg_module_3v3: regulator-module-3v3 {
23*4882a593Smuzhiyun		compatible = "regulator-fixed";
24*4882a593Smuzhiyun		regulator-always-on;
25*4882a593Smuzhiyun		regulator-name = "+V3.3";
26*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
27*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	reg_module_3v3_avdd: regulator-module-3v3-avdd {
31*4882a593Smuzhiyun		compatible = "regulator-fixed";
32*4882a593Smuzhiyun		regulator-always-on;
33*4882a593Smuzhiyun		regulator-name = "+V3.3_AVDD_AUDIO";
34*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
35*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	reg_sd1_vmmc: regulator-sd1-vmmc {
39*4882a593Smuzhiyun		compatible = "regulator-gpio";
40*4882a593Smuzhiyun		gpios = <&gpio5 9 GPIO_ACTIVE_HIGH>;
41*4882a593Smuzhiyun		pinctrl-names = "default";
42*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_snvs_reg_sd>;
43*4882a593Smuzhiyun		regulator-always-on;
44*4882a593Smuzhiyun		regulator-name = "+V3.3_1.8_SD";
45*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
46*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
47*4882a593Smuzhiyun		states = <1800000 0x1 3300000 0x0>;
48*4882a593Smuzhiyun		vin-supply = <&reg_module_3v3>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun&adc1 {
53*4882a593Smuzhiyun	num-channels = <10>;
54*4882a593Smuzhiyun	vref-supply = <&reg_module_3v3_avdd>;
55*4882a593Smuzhiyun};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun&can1 {
58*4882a593Smuzhiyun	pinctrl-names = "default";
59*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
60*4882a593Smuzhiyun	status = "disabled";
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&can2 {
64*4882a593Smuzhiyun	pinctrl-names = "default";
65*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
66*4882a593Smuzhiyun	status = "disabled";
67*4882a593Smuzhiyun};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun/* Colibri SPI */
70*4882a593Smuzhiyun&ecspi1 {
71*4882a593Smuzhiyun	cs-gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
72*4882a593Smuzhiyun	pinctrl-names = "default";
73*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
74*4882a593Smuzhiyun};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun&fec2 {
77*4882a593Smuzhiyun	pinctrl-names = "default", "sleep";
78*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet2>;
79*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_enet2_sleep>;
80*4882a593Smuzhiyun	phy-mode = "rmii";
81*4882a593Smuzhiyun	phy-handle = <&ethphy1>;
82*4882a593Smuzhiyun	status = "okay";
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun	mdio {
85*4882a593Smuzhiyun		#address-cells = <1>;
86*4882a593Smuzhiyun		#size-cells = <0>;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun		ethphy1: ethernet-phy@2 {
89*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
90*4882a593Smuzhiyun			max-speed = <100>;
91*4882a593Smuzhiyun			reg = <2>;
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&gpmi {
97*4882a593Smuzhiyun	pinctrl-names = "default";
98*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
99*4882a593Smuzhiyun	nand-on-flash-bbt;
100*4882a593Smuzhiyun	nand-ecc-mode = "hw";
101*4882a593Smuzhiyun	nand-ecc-strength = <8>;
102*4882a593Smuzhiyun	nand-ecc-step-size = <512>;
103*4882a593Smuzhiyun	status = "okay";
104*4882a593Smuzhiyun};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun&i2c1 {
107*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
108*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
109*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c1_gpio>;
110*4882a593Smuzhiyun	sda-gpios = <&gpio1 29 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
111*4882a593Smuzhiyun	scl-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&i2c2 {
115*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
116*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
117*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c2_gpio>;
118*4882a593Smuzhiyun	sda-gpios = <&gpio1 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
119*4882a593Smuzhiyun	scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
120*4882a593Smuzhiyun	status = "okay";
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun	ad7879@2c {
123*4882a593Smuzhiyun		compatible = "adi,ad7879-1";
124*4882a593Smuzhiyun		pinctrl-names = "default";
125*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_snvs_ad7879_int>;
126*4882a593Smuzhiyun		reg = <0x2c>;
127*4882a593Smuzhiyun		interrupt-parent = <&gpio5>;
128*4882a593Smuzhiyun		interrupts = <7 IRQ_TYPE_EDGE_FALLING>;
129*4882a593Smuzhiyun		touchscreen-max-pressure = <4096>;
130*4882a593Smuzhiyun		adi,resistance-plate-x = <120>;
131*4882a593Smuzhiyun		adi,first-conversion-delay = /bits/ 8 <3>;
132*4882a593Smuzhiyun		adi,acquisition-time = /bits/ 8 <1>;
133*4882a593Smuzhiyun		adi,median-filter-size = /bits/ 8 <2>;
134*4882a593Smuzhiyun		adi,averaging = /bits/ 8 <1>;
135*4882a593Smuzhiyun		adi,conversion-interval = /bits/ 8 <255>;
136*4882a593Smuzhiyun	};
137*4882a593Smuzhiyun};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun&lcdif {
140*4882a593Smuzhiyun	pinctrl-names = "default";
141*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_lcdif_dat
142*4882a593Smuzhiyun		     &pinctrl_lcdif_ctrl>;
143*4882a593Smuzhiyun};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun&pwm4 {
146*4882a593Smuzhiyun	pinctrl-names = "default";
147*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm4>;
148*4882a593Smuzhiyun};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun&pwm5 {
151*4882a593Smuzhiyun	pinctrl-names = "default";
152*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm5>;
153*4882a593Smuzhiyun};
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun&pwm6 {
156*4882a593Smuzhiyun	pinctrl-names = "default";
157*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm6>;
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&pwm7 {
161*4882a593Smuzhiyun	pinctrl-names = "default";
162*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm7>;
163*4882a593Smuzhiyun};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun&sdma {
166*4882a593Smuzhiyun	status = "okay";
167*4882a593Smuzhiyun};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun&snvs_pwrkey {
170*4882a593Smuzhiyun	status = "disabled";
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&uart1 {
174*4882a593Smuzhiyun	pinctrl-names = "default";
175*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1>;
176*4882a593Smuzhiyun	uart-has-rtscts;
177*4882a593Smuzhiyun	fsl,dte-mode;
178*4882a593Smuzhiyun};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun&uart2 {
181*4882a593Smuzhiyun	pinctrl-names = "default";
182*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
183*4882a593Smuzhiyun	uart-has-rtscts;
184*4882a593Smuzhiyun	fsl,dte-mode;
185*4882a593Smuzhiyun};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun&uart5 {
188*4882a593Smuzhiyun	pinctrl-names = "default";
189*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart5>;
190*4882a593Smuzhiyun	fsl,dte-mode;
191*4882a593Smuzhiyun};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun&usbotg1 {
194*4882a593Smuzhiyun	dr_mode = "otg";
195*4882a593Smuzhiyun	srp-disable;
196*4882a593Smuzhiyun	hnp-disable;
197*4882a593Smuzhiyun	adp-disable;
198*4882a593Smuzhiyun};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun&usbotg2 {
201*4882a593Smuzhiyun	dr_mode = "host";
202*4882a593Smuzhiyun};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun&usdhc1 {
205*4882a593Smuzhiyun	assigned-clocks = <&clks IMX6UL_CLK_USDHC1_SEL>, <&clks IMX6UL_CLK_USDHC1>;
206*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>;
207*4882a593Smuzhiyun	assigned-clock-rates = <0>, <198000000>;
208*4882a593Smuzhiyun};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun&wdog1 {
211*4882a593Smuzhiyun	pinctrl-names = "default";
212*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_wdog>;
213*4882a593Smuzhiyun	fsl,ext-reset-output;
214*4882a593Smuzhiyun};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun&iomuxc {
217*4882a593Smuzhiyun	pinctrl_can_int: canint-grp {
218*4882a593Smuzhiyun		fsl,pins = <
219*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04	0x13010	/* SODIMM 73 */
220*4882a593Smuzhiyun		>;
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	pinctrl_enet2: enet2-grp {
224*4882a593Smuzhiyun		fsl,pins = <
225*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO06__ENET2_MDIO	0x1b0b0
226*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO07__ENET2_MDC		0x1b0b0
227*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x1b0b0
228*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x1b0b0
229*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x1b0b0
230*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER	0x1b0b0
231*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x4001b031
232*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x1b0b0
233*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x1b0b0
234*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x1b0b0
235*4882a593Smuzhiyun		>;
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	pinctrl_enet2_sleep: enet2sleepgrp {
239*4882a593Smuzhiyun		fsl,pins = <
240*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO06__GPIO1_IO06	0x0
241*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO07__GPIO1_IO07	0x0
242*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08	0x0
243*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09	0x0
244*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10	0x0
245*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15	0x0
246*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x4001b031
247*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA0__GPIO2_IO11	0x0
248*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA1__GPIO2_IO12	0x0
249*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_EN__GPIO2_IO13	0x0
250*4882a593Smuzhiyun		>;
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun	pinctrl_ecspi1_cs: ecspi1-cs-grp {
254*4882a593Smuzhiyun		fsl,pins = <
255*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA21__GPIO3_IO26	0x70a0	/* SODIMM 86 */
256*4882a593Smuzhiyun		>;
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	pinctrl_ecspi1: ecspi1-grp {
260*4882a593Smuzhiyun		fsl,pins = <
261*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK	0x000a0	/* SODIMM 88 */
262*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI	0x000a0 /* SODIMM 92 */
263*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA23__ECSPI1_MISO	0x100a0 /* SODIMM 90 */
264*4882a593Smuzhiyun		>;
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1-grp {
268*4882a593Smuzhiyun		fsl,pins = <
269*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA0__FLEXCAN1_TX	0x1b020
270*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA1__FLEXCAN1_RX	0x1b020
271*4882a593Smuzhiyun		>;
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2-grp {
275*4882a593Smuzhiyun		fsl,pins = <
276*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX	0x1b020
277*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX	0x1b020
278*4882a593Smuzhiyun		>;
279*4882a593Smuzhiyun	};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun	pinctrl_gpio_bl_on: gpio-bl-on-grp {
282*4882a593Smuzhiyun		fsl,pins = <
283*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TMS__GPIO1_IO11		0x30a0	/* SODIMM 71 */
284*4882a593Smuzhiyun		>;
285*4882a593Smuzhiyun	};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	pinctrl_gpio1: gpio1-grp {
288*4882a593Smuzhiyun		fsl,pins = <
289*4882a593Smuzhiyun			MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25	0x10b0 /* SODIMM 77 */
290*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TCK__GPIO1_IO14		0x70a0 /* SODIMM 99 */
291*4882a593Smuzhiyun			MX6UL_PAD_NAND_CE1_B__GPIO4_IO14	0x10b0 /* SODIMM 133 */
292*4882a593Smuzhiyun			MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24	0x10b0 /* SODIMM 135 */
293*4882a593Smuzhiyun			MX6UL_PAD_UART3_CTS_B__GPIO1_IO26	0x10b0 /* SODIMM 100 */
294*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15	0x70a0 /* SODIMM 102 */
295*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07	0x10b0 /* SODIMM 104 */
296*4882a593Smuzhiyun			MX6UL_PAD_UART3_RTS_B__GPIO1_IO27	0x10b0 /* SODIMM 186 */
297*4882a593Smuzhiyun		>;
298*4882a593Smuzhiyun	};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun	pinctrl_gpio2: gpio2-grp { /* Camera */
301*4882a593Smuzhiyun		fsl,pins = <
302*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA04__GPIO4_IO25	0x10b0 /* SODIMM 69 */
303*4882a593Smuzhiyun			MX6UL_PAD_CSI_MCLK__GPIO4_IO17		0x10b0 /* SODIMM 75 */
304*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA06__GPIO4_IO27	0x10b0 /* SODIMM 85 */
305*4882a593Smuzhiyun			MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18	0x10b0 /* SODIMM 96 */
306*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA05__GPIO4_IO26	0x10b0 /* SODIMM 98 */
307*4882a593Smuzhiyun		>;
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	pinctrl_gpio3: gpio3-grp { /* CAN2 */
311*4882a593Smuzhiyun		fsl,pins = <
312*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02	0x10b0 /* SODIMM 178 */
313*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03	0x10b0 /* SODIMM 188 */
314*4882a593Smuzhiyun		>;
315*4882a593Smuzhiyun	};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun	pinctrl_gpio4: gpio4-grp {
318*4882a593Smuzhiyun		fsl,pins = <
319*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA07__GPIO4_IO28	0x10b0 /* SODIMM 65 */
320*4882a593Smuzhiyun		>;
321*4882a593Smuzhiyun	};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun	pinctrl_gpio5: gpio5-grp { /* ATMEL MXT TOUCH */
324*4882a593Smuzhiyun		fsl,pins = <
325*4882a593Smuzhiyun			MX6UL_PAD_JTAG_MOD__GPIO1_IO10		0xb0a0 /* SODIMM 106 */
326*4882a593Smuzhiyun		>;
327*4882a593Smuzhiyun	};
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun	pinctrl_gpio6: gpio6-grp { /* Wifi pins */
330*4882a593Smuzhiyun		fsl,pins = <
331*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03	0x10b0 /* SODIMM 89 */
332*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA02__GPIO4_IO23	0x10b0 /* SODIMM 79 */
333*4882a593Smuzhiyun			MX6UL_PAD_CSI_VSYNC__GPIO4_IO19		0x10b0 /* SODIMM 81 */
334*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA03__GPIO4_IO24	0x10b0 /* SODIMM 97 */
335*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA00__GPIO4_IO21	0x10b0 /* SODIMM 101 */
336*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA01__GPIO4_IO22	0x10b0 /* SODIMM 103 */
337*4882a593Smuzhiyun			MX6UL_PAD_CSI_HSYNC__GPIO4_IO20		0x10b0 /* SODIMM 94 */
338*4882a593Smuzhiyun		>;
339*4882a593Smuzhiyun	};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun	pinctrl_gpio7: gpio7-grp { /* CAN1 */
342*4882a593Smuzhiyun		fsl,pins = <
343*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00	0xb0b0/* SODIMM 55 */
344*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01	0xb0b0 /* SODIMM 63 */
345*4882a593Smuzhiyun		>;
346*4882a593Smuzhiyun	};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpmi-nand-grp {
349*4882a593Smuzhiyun		fsl,pins = <
350*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00	0x100a9
351*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01	0x100a9
352*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02	0x100a9
353*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03	0x100a9
354*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04	0x100a9
355*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05	0x100a9
356*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06	0x100a9
357*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07	0x100a9
358*4882a593Smuzhiyun			MX6UL_PAD_NAND_CLE__RAWNAND_CLE		0x100a9
359*4882a593Smuzhiyun			MX6UL_PAD_NAND_ALE__RAWNAND_ALE		0x100a9
360*4882a593Smuzhiyun			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B	0x100a9
361*4882a593Smuzhiyun			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B	0x100a9
362*4882a593Smuzhiyun			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B	0x100a9
363*4882a593Smuzhiyun			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B	0x100a9
364*4882a593Smuzhiyun		>;
365*4882a593Smuzhiyun	};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun	pinctrl_i2c1: i2c1-grp {
368*4882a593Smuzhiyun		fsl,pins = <
369*4882a593Smuzhiyun			MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0	/* SODIMM 196 */
370*4882a593Smuzhiyun			MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0	/* SODIMM 194 */
371*4882a593Smuzhiyun		>;
372*4882a593Smuzhiyun	};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun	pinctrl_i2c1_gpio: i2c1-gpio-grp {
375*4882a593Smuzhiyun		fsl,pins = <
376*4882a593Smuzhiyun			MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28 0x4001b8b0	/* SODIMM 196 */
377*4882a593Smuzhiyun			MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29 0x4001b8b0	/* SODIMM 194 */
378*4882a593Smuzhiyun		>;
379*4882a593Smuzhiyun	};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	pinctrl_i2c2: i2c2-grp {
382*4882a593Smuzhiyun		fsl,pins = <
383*4882a593Smuzhiyun			MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
384*4882a593Smuzhiyun			MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
385*4882a593Smuzhiyun		>;
386*4882a593Smuzhiyun	};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun	pinctrl_i2c2_gpio: i2c2-gpio-grp {
389*4882a593Smuzhiyun		fsl,pins = <
390*4882a593Smuzhiyun			MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x4001b8b0
391*4882a593Smuzhiyun			MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31 0x4001b8b0
392*4882a593Smuzhiyun		>;
393*4882a593Smuzhiyun	};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun	pinctrl_lcdif_dat: lcdif-dat-grp {
396*4882a593Smuzhiyun		fsl,pins = <
397*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x00079	/* SODIMM 76 */
398*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x00079	/* SODIMM 70 */
399*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x00079	/* SODIMM 60 */
400*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x00079	/* SODIMM 58 */
401*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x00079	/* SODIMM 78 */
402*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x00079	/* SODIMM 72 */
403*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x00079	/* SODIMM 80 */
404*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x00079	/* SODIMM 46 */
405*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x00079	/* SODIMM 62 */
406*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x00079	/* SODIMM 48 */
407*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x00079	/* SODIMM 74 */
408*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x00079	/* SODIMM 50 */
409*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x00079	/* SODIMM 52 */
410*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x00079	/* SODIMM 54 */
411*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x00079	/* SODIMM 66 */
412*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x00079	/* SODIMM 64 */
413*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x00079	/* SODIMM 57 */
414*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x00079	/* SODIMM 61 */
415*4882a593Smuzhiyun		>;
416*4882a593Smuzhiyun	};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun	pinctrl_lcdif_ctrl: lcdif-ctrl-grp {
419*4882a593Smuzhiyun		fsl,pins = <
420*4882a593Smuzhiyun			MX6UL_PAD_LCD_CLK__LCDIF_CLK	    0x00079	/* SODIMM 56 */
421*4882a593Smuzhiyun			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x00079	/* SODIMM 44 */
422*4882a593Smuzhiyun			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x00079	/* SODIMM 68 */
423*4882a593Smuzhiyun			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x00079	/* SODIMM 82 */
424*4882a593Smuzhiyun		>;
425*4882a593Smuzhiyun	};
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun	pinctrl_pwm4: pwm4-grp {
428*4882a593Smuzhiyun		fsl,pins = <
429*4882a593Smuzhiyun			MX6UL_PAD_NAND_WP_B__PWM4_OUT	0x00079		/* SODIMM 59 */
430*4882a593Smuzhiyun		>;
431*4882a593Smuzhiyun	};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun	pinctrl_pwm5: pwm5-grp {
434*4882a593Smuzhiyun		fsl,pins = <
435*4882a593Smuzhiyun			MX6UL_PAD_NAND_DQS__PWM5_OUT	0x00079		/* SODIMM 28 */
436*4882a593Smuzhiyun		>;
437*4882a593Smuzhiyun	};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun	pinctrl_pwm6: pwm6-grp {
440*4882a593Smuzhiyun		fsl,pins = <
441*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_EN__PWM6_OUT	0x00079		/* SODIMM 30 */
442*4882a593Smuzhiyun		>;
443*4882a593Smuzhiyun	};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun	pinctrl_pwm7: pwm7-grp {
446*4882a593Smuzhiyun		fsl,pins = <
447*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT	0x00079	/* SODIMM 67 */
448*4882a593Smuzhiyun		>;
449*4882a593Smuzhiyun	};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun	pinctrl_uart1: uart1-grp {
452*4882a593Smuzhiyun		fsl,pins = <
453*4882a593Smuzhiyun			MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX	0x1b0b1	/* SODIMM 33 */
454*4882a593Smuzhiyun			MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX	0x1b0b1	/* SODIMM 35 */
455*4882a593Smuzhiyun			MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS	0x1b0b1	/* SODIMM 27 */
456*4882a593Smuzhiyun			MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS	0x1b0b1	/* SODIMM 25 */
457*4882a593Smuzhiyun		>;
458*4882a593Smuzhiyun	};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun	pinctrl_uart1_ctrl1: uart1-ctrl1-grp { /* Additional DTR, DCD */
461*4882a593Smuzhiyun		fsl,pins = <
462*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDI__GPIO1_IO13		0x70a0 /* SODIMM 31 */
463*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA18__GPIO3_IO23	0x10b0 /* SODIMM 29 */
464*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDO__GPIO1_IO12		0x90b1 /* SODIMM 23 */
465*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA19__GPIO3_IO24        0x10b0 /* SODIMM 37 */
466*4882a593Smuzhiyun		>;
467*4882a593Smuzhiyun	};
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun	pinctrl_uart2: uart2-grp {
470*4882a593Smuzhiyun		fsl,pins = <
471*4882a593Smuzhiyun			MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX	0x1b0b1 /* SODIMM 36 */
472*4882a593Smuzhiyun			MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX	0x1b0b1 /* SODIMM 38 */
473*4882a593Smuzhiyun			MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS	0x1b0b1 /* SODIMM 32 */
474*4882a593Smuzhiyun			MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS	0x1b0b1 /* SODIMM 34 */
475*4882a593Smuzhiyun		>;
476*4882a593Smuzhiyun	};
477*4882a593Smuzhiyun	pinctrl_uart5: uart5-grp {
478*4882a593Smuzhiyun		fsl,pins = <
479*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX	0x1b0b1 /* SODIMM 19 */
480*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX	0x1b0b1 /* SODIMM 21 */
481*4882a593Smuzhiyun		>;
482*4882a593Smuzhiyun	};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun	pinctrl_usbh_reg: gpio-usbh-reg {
485*4882a593Smuzhiyun		fsl,pins = <
486*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO02__GPIO1_IO02	0x10b0 /* SODIMM 129 */
487*4882a593Smuzhiyun		>;
488*4882a593Smuzhiyun	};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1-grp {
491*4882a593Smuzhiyun		fsl,pins = <
492*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x17059 /* SODIMM 47 */
493*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x10059 /* SODIMM 190 */
494*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x17059 /* SODIMM 192 */
495*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x17059 /* SODIMM 49 */
496*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x17059 /* SODIMM 51 */
497*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x17059 /* SODIMM 53 */
498*4882a593Smuzhiyun		>;
499*4882a593Smuzhiyun	};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun	pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp {
502*4882a593Smuzhiyun		fsl,pins = <
503*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x170b9
504*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x100b9
505*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x170b9
506*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x170b9
507*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x170b9
508*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x170b9
509*4882a593Smuzhiyun		>;
510*4882a593Smuzhiyun	};
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun	pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp {
513*4882a593Smuzhiyun		fsl,pins = <
514*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x170f9
515*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x100f9
516*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x170b9
517*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x170b9
518*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x170b9
519*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x170b9
520*4882a593Smuzhiyun		>;
521*4882a593Smuzhiyun	};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2-grp {
524*4882a593Smuzhiyun		fsl,pins = <
525*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA00__USDHC2_DATA0	0x17059
526*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA01__USDHC2_DATA1	0x17059
527*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA02__USDHC2_DATA2	0x17059
528*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA03__USDHC2_DATA3	0x17059
529*4882a593Smuzhiyun			MX6UL_PAD_CSI_HSYNC__USDHC2_CMD		0x17059
530*4882a593Smuzhiyun			MX6UL_PAD_CSI_VSYNC__USDHC2_CLK		0x17059
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT	0x10
533*4882a593Smuzhiyun		>;
534*4882a593Smuzhiyun	};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun	pinctrl_wdog: wdog-grp {
537*4882a593Smuzhiyun		fsl,pins = <
538*4882a593Smuzhiyun			MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY    0x30b0
539*4882a593Smuzhiyun		>;
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun};
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun&iomuxc_snvs {
544*4882a593Smuzhiyun	pinctrl_snvs_gpio1: snvs-gpio1-grp {
545*4882a593Smuzhiyun		fsl,pins = <
546*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06	0x110a0	/* SODIMM 93 */
547*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03	0x110a0	/* SODIMM 95 */
548*4882a593Smuzhiyun			MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10	0x1b0a0	/* SODIMM 105 */
549*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05	0x0b0a0	/* SODIMM 131 */
550*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08	0x110a0	/* SODIMM 138 */
551*4882a593Smuzhiyun		>;
552*4882a593Smuzhiyun	};
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun	pinctrl_snvs_gpio2: snvs-gpio2-grp { /* ATMEL MXT TOUCH */
555*4882a593Smuzhiyun		fsl,pins = <
556*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04	0xb0a0	/* SODIMM 107 */
557*4882a593Smuzhiyun		>;
558*4882a593Smuzhiyun	};
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun	pinctrl_snvs_gpio3: snvs-gpio3-grp { /* Wifi pins */
561*4882a593Smuzhiyun		fsl,pins = <
562*4882a593Smuzhiyun			MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11	0x130a0	/* SODIMM 127 */
563*4882a593Smuzhiyun		>;
564*4882a593Smuzhiyun	};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun	pinctrl_snvs_ad7879_int: snvs-ad7879-int-grp { /* TOUCH Interrupt */
567*4882a593Smuzhiyun		fsl,pins = <
568*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x100b0
569*4882a593Smuzhiyun		>;
570*4882a593Smuzhiyun	};
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun	pinctrl_snvs_reg_sd: snvs-reg-sd-grp {
573*4882a593Smuzhiyun		fsl,pins = <
574*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09	0x400100b0
575*4882a593Smuzhiyun		>;
576*4882a593Smuzhiyun	};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun	pinctrl_snvs_usbc_det: snvs-usbc-det-grp {
579*4882a593Smuzhiyun		fsl,pins = <
580*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02	0x130b0
581*4882a593Smuzhiyun		>;
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	pinctrl_snvs_gpiokeys: snvs-gpiokeys-grp {
585*4882a593Smuzhiyun		fsl,pins = <
586*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01	0x130a0	/* SODIMM 45 */
587*4882a593Smuzhiyun		>;
588*4882a593Smuzhiyun	};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun	pinctrl_snvs_usdhc1_cd: snvs-usdhc1-cd-grp {
591*4882a593Smuzhiyun		fsl,pins = <
592*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00	0x1b0a0 /* SODIMM 43 */
593*4882a593Smuzhiyun		>;
594*4882a593Smuzhiyun	};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun	pinctrl_snvs_usdhc1_sleep_cd: snvs-usdhc1-cd-grp-slp {
597*4882a593Smuzhiyun		fsl,pins = <
598*4882a593Smuzhiyun			MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00	0x0
599*4882a593Smuzhiyun		>;
600*4882a593Smuzhiyun	};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun	pinctrl_snvs_wifi_pdn: snvs-wifi-pdn-grp {
603*4882a593Smuzhiyun		fsl,pins = <
604*4882a593Smuzhiyun			MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11	0x130a0
605*4882a593Smuzhiyun		>;
606*4882a593Smuzhiyun	};
607*4882a593Smuzhiyun};
608