xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6ul-ccimx6ulsbcpro.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Digi International's ConnectCore6UL SBC Pro board device tree source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2018 Digi International, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/dts-v1/;
10*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
12*4882a593Smuzhiyun#include "imx6ul.dtsi"
13*4882a593Smuzhiyun#include "imx6ul-ccimx6ulsom.dtsi"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	model = "Digi International ConnectCore 6UL SBC Pro.";
17*4882a593Smuzhiyun	compatible = "digi,ccimx6ulsbcpro", "digi,ccimx6ulsom", "fsl,imx6ul";
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	lcd_backlight: backlight {
20*4882a593Smuzhiyun		compatible = "pwm-backlight";
21*4882a593Smuzhiyun		pwms = <&pwm5 0 50000>;
22*4882a593Smuzhiyun		brightness-levels = <0 4 8 16 32 64 128 255>;
23*4882a593Smuzhiyun		default-brightness-level = <6>;
24*4882a593Smuzhiyun		status = "okay";
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	panel {
28*4882a593Smuzhiyun		compatible = "auo,g101evn010";
29*4882a593Smuzhiyun		power-supply = <&ldo4_ext>;
30*4882a593Smuzhiyun		backlight = <&lcd_backlight>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		port {
33*4882a593Smuzhiyun			panel_in: endpoint {
34*4882a593Smuzhiyun				remote-endpoint = <&display_out>;
35*4882a593Smuzhiyun			};
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	reg_usb_otg1_vbus: regulator-usb-otg1 {
40*4882a593Smuzhiyun		compatible = "regulator-fixed";
41*4882a593Smuzhiyun		regulator-name = "usb_otg1_vbus";
42*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
43*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
44*4882a593Smuzhiyun		gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>;
45*4882a593Smuzhiyun		enable-active-high;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun&adc1 {
50*4882a593Smuzhiyun	pinctrl-names = "default";
51*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_adc1>;
52*4882a593Smuzhiyun	status = "okay";
53*4882a593Smuzhiyun};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun&can1 {
56*4882a593Smuzhiyun	pinctrl-names = "default";
57*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
58*4882a593Smuzhiyun	xceiver-supply = <&ext_3v3>;
59*4882a593Smuzhiyun	status = "okay";
60*4882a593Smuzhiyun};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun/* CAN2 is multiplexed with UART2 RTS/CTS */
63*4882a593Smuzhiyun&can2 {
64*4882a593Smuzhiyun	pinctrl-names = "default";
65*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
66*4882a593Smuzhiyun	xceiver-supply = <&ext_3v3>;
67*4882a593Smuzhiyun	status = "disabled";
68*4882a593Smuzhiyun};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun&ecspi1 {
71*4882a593Smuzhiyun	cs-gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
72*4882a593Smuzhiyun	pinctrl-names = "default";
73*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi1_master>;
74*4882a593Smuzhiyun	status = "okay";
75*4882a593Smuzhiyun};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun&fec1 {
78*4882a593Smuzhiyun	pinctrl-names = "default";
79*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet1>;
80*4882a593Smuzhiyun	phy-mode = "rmii";
81*4882a593Smuzhiyun	phy-handle = <&ethphy0>;
82*4882a593Smuzhiyun	status = "okay";
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&fec2 {
86*4882a593Smuzhiyun	pinctrl-names = "default";
87*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>;
88*4882a593Smuzhiyun	phy-mode = "rmii";
89*4882a593Smuzhiyun	phy-handle = <&ethphy1>;
90*4882a593Smuzhiyun	phy-reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>;
91*4882a593Smuzhiyun	phy-reset-duration = <26>;
92*4882a593Smuzhiyun	status = "okay";
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun	mdio {
95*4882a593Smuzhiyun		#address-cells = <1>;
96*4882a593Smuzhiyun		#size-cells = <0>;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun		ethphy0: ethernet-phy@0 {
99*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
100*4882a593Smuzhiyun			smsc,disable-energy-detect;
101*4882a593Smuzhiyun			reg = <0>;
102*4882a593Smuzhiyun		};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		ethphy1: ethernet-phy@1 {
105*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
106*4882a593Smuzhiyun			smsc,disable-energy-detect;
107*4882a593Smuzhiyun			reg = <1>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun&gpio5 {
113*4882a593Smuzhiyun	emmc-usd-mux {
114*4882a593Smuzhiyun		gpio-hog;
115*4882a593Smuzhiyun		gpios = <1 GPIO_ACTIVE_LOW>;
116*4882a593Smuzhiyun		output-high;
117*4882a593Smuzhiyun	};
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&i2c1 {
121*4882a593Smuzhiyun	touchscreen@14 {
122*4882a593Smuzhiyun		compatible = "goodix,gt911";
123*4882a593Smuzhiyun		reg = <0x14>;
124*4882a593Smuzhiyun		pinctrl-names = "default";
125*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_goodix_touch>;
126*4882a593Smuzhiyun		interrupt-parent = <&gpio5>;
127*4882a593Smuzhiyun		interrupts = <2 IRQ_TYPE_EDGE_RISING>;
128*4882a593Smuzhiyun		irq-gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>;
129*4882a593Smuzhiyun		status = "okay";
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun&lcdif {
134*4882a593Smuzhiyun	pinctrl-names = "default";
135*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_lcdif_dat0_17
136*4882a593Smuzhiyun		     &pinctrl_lcdif_clken
137*4882a593Smuzhiyun		     &pinctrl_lcdif_hvsync>;
138*4882a593Smuzhiyun	lcd-supply = <&ldo4_ext>;       /* BU90T82 LVDS bridge power */
139*4882a593Smuzhiyun	status = "okay";
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	port {
142*4882a593Smuzhiyun		display_out: endpoint {
143*4882a593Smuzhiyun			remote-endpoint = <&panel_in>;
144*4882a593Smuzhiyun		};
145*4882a593Smuzhiyun	};
146*4882a593Smuzhiyun};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun&ldo4_ext {
149*4882a593Smuzhiyun	regulator-max-microvolt = <1800000>;
150*4882a593Smuzhiyun};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun&pwm1 {
153*4882a593Smuzhiyun	status = "okay";
154*4882a593Smuzhiyun};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun&pwm2 {
157*4882a593Smuzhiyun	status = "okay";
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&pwm3 {
161*4882a593Smuzhiyun	status = "okay";
162*4882a593Smuzhiyun};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun&pwm4 {
165*4882a593Smuzhiyun	pinctrl-names = "default";
166*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm4>;
167*4882a593Smuzhiyun	status = "okay";
168*4882a593Smuzhiyun};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun&pwm5 {
171*4882a593Smuzhiyun	#pwm-cells = <2>;
172*4882a593Smuzhiyun	pinctrl-names = "default";
173*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm5>;
174*4882a593Smuzhiyun	status = "okay";
175*4882a593Smuzhiyun};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun&pwm6 {
178*4882a593Smuzhiyun	status = "okay";
179*4882a593Smuzhiyun};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun&pwm7 {
182*4882a593Smuzhiyun	status = "okay";
183*4882a593Smuzhiyun};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun&pwm8 {
186*4882a593Smuzhiyun	status = "okay";
187*4882a593Smuzhiyun};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun&sai2 {
190*4882a593Smuzhiyun	pinctrl-names = "default", "sleep";
191*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_sai2>;
192*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_sai2_sleep>;
193*4882a593Smuzhiyun	assigned-clocks = <&clks IMX6UL_CLK_SAI2_SEL>,
194*4882a593Smuzhiyun			  <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>,
195*4882a593Smuzhiyun			  <&clks IMX6UL_CLK_SAI2>;
196*4882a593Smuzhiyun	assigned-clock-rates = <0>, <786432000>, <12288000>;
197*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
198*4882a593Smuzhiyun	status = "okay";
199*4882a593Smuzhiyun};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun/* UART2 RTS/CTS muxed with CAN2 */
202*4882a593Smuzhiyun&uart2 {
203*4882a593Smuzhiyun	pinctrl-names = "default";
204*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2_4wires>;
205*4882a593Smuzhiyun	uart-has-rtscts;
206*4882a593Smuzhiyun	status = "okay";
207*4882a593Smuzhiyun};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun/* UART3 RTS/CTS muxed with CAN 1 */
210*4882a593Smuzhiyun&uart3 {
211*4882a593Smuzhiyun	pinctrl-names = "default";
212*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3_2wires>;
213*4882a593Smuzhiyun	status = "okay";
214*4882a593Smuzhiyun};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun&uart5 {
217*4882a593Smuzhiyun	pinctrl-names = "default";
218*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart5>;
219*4882a593Smuzhiyun	status = "okay";
220*4882a593Smuzhiyun};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun&usbotg1 {
223*4882a593Smuzhiyun	dr_mode = "otg";
224*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg1_vbus>;
225*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg1>;
226*4882a593Smuzhiyun	status = "okay";
227*4882a593Smuzhiyun};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun&usbotg2 {
230*4882a593Smuzhiyun	dr_mode = "host";
231*4882a593Smuzhiyun	disable-over-current;
232*4882a593Smuzhiyun	status = "okay";
233*4882a593Smuzhiyun};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun/* USDHC2 (microSD conflicts with eMMC) */
236*4882a593Smuzhiyun&usdhc2 {
237*4882a593Smuzhiyun	pinctrl-names = "default";
238*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
239*4882a593Smuzhiyun	no-1-8-v;
240*4882a593Smuzhiyun	broken-cd;	/* no carrier detect line (use polling) */
241*4882a593Smuzhiyun	status = "okay";
242*4882a593Smuzhiyun};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun&iomuxc {
245*4882a593Smuzhiyun	pinctrl_adc1: adc1grp {
246*4882a593Smuzhiyun		fsl,pins = <
247*4882a593Smuzhiyun			/* EXP_GPIO_2 -> GPIO1_3/ADC1_IN3 */
248*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03        0xb0
249*4882a593Smuzhiyun		>;
250*4882a593Smuzhiyun	};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun	pinctrl_ecspi1_master: ecspi1grp1 {
253*4882a593Smuzhiyun		fsl,pins = <
254*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK	0x10b0
255*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI	0x10b0
256*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA23__ECSPI1_MISO	0x10b0
257*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA21__GPIO3_IO26	0x10b0
258*4882a593Smuzhiyun		>;
259*4882a593Smuzhiyun	};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun	pinctrl_enet1: enet1grp {
262*4882a593Smuzhiyun		fsl,pins = <
263*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x1b0b0
264*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER	0x1b0b0
265*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x1b0b0
266*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x1b0b0
267*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x1b0b0
268*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x1b0b0
269*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x1b0b0
270*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x40017051
271*4882a593Smuzhiyun		>;
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	pinctrl_enet2: enet2grp {
275*4882a593Smuzhiyun		fsl,pins = <
276*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x1b0b0
277*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER	0x1b0b0
278*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x1b0b0
279*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x1b0b0
280*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x1b0b0
281*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x1b0b0
282*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x1b0b0
283*4882a593Smuzhiyun			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x40017051
284*4882a593Smuzhiyun		>;
285*4882a593Smuzhiyun	};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	pinctrl_enet2_mdio: mdioenet2grp {
288*4882a593Smuzhiyun		fsl,pins = <
289*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO07__ENET2_MDC		0x1b0b0
290*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO06__ENET2_MDIO	0x1b0b0
291*4882a593Smuzhiyun		>;
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1grp{
295*4882a593Smuzhiyun		fsl,pins = <
296*4882a593Smuzhiyun			MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX	0x1b020
297*4882a593Smuzhiyun			MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX	0x1b020
298*4882a593Smuzhiyun		>;
299*4882a593Smuzhiyun	};
300*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2grp{
301*4882a593Smuzhiyun		fsl,pins = <
302*4882a593Smuzhiyun			MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX	0x1b020
303*4882a593Smuzhiyun			MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX	0x1b020
304*4882a593Smuzhiyun		>;
305*4882a593Smuzhiyun	};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun	pinctrl_goodix_touch: goodixgrp{
308*4882a593Smuzhiyun		fsl,pins = <
309*4882a593Smuzhiyun			MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02	0x1020
310*4882a593Smuzhiyun		>;
311*4882a593Smuzhiyun	};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun	pinctrl_lcdif_dat0_17: lcdifdatgrp0-17 {
314*4882a593Smuzhiyun		fsl,pins = <
315*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00	0x79
316*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01	0x79
317*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02	0x79
318*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03	0x79
319*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04	0x79
320*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05	0x79
321*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06	0x79
322*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07	0x79
323*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08	0x79
324*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09	0x79
325*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10	0x79
326*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11	0x79
327*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12	0x79
328*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13	0x79
329*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14	0x79
330*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15	0x79
331*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16	0x79
332*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17	0x79
333*4882a593Smuzhiyun		>;
334*4882a593Smuzhiyun	};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun	pinctrl_lcdif_clken: lcdifctrlgrp1 {
337*4882a593Smuzhiyun		fsl,pins = <
338*4882a593Smuzhiyun			MX6UL_PAD_LCD_CLK__LCDIF_CLK		0x17050
339*4882a593Smuzhiyun			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE	0x79
340*4882a593Smuzhiyun		>;
341*4882a593Smuzhiyun	};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun	pinctrl_lcdif_hvsync: lcdifctrlgrp2 {
344*4882a593Smuzhiyun		fsl,pins = <
345*4882a593Smuzhiyun			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC	0x79
346*4882a593Smuzhiyun			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC	0x79
347*4882a593Smuzhiyun		>;
348*4882a593Smuzhiyun	};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun	pinctrl_pwm4: pwm4grp {
351*4882a593Smuzhiyun		fsl,pins = <
352*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO05__PWM4_OUT          0x110b0
353*4882a593Smuzhiyun		>;
354*4882a593Smuzhiyun	};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun	pinctrl_pwm5: pwm5grp {
357*4882a593Smuzhiyun		fsl,pins = <
358*4882a593Smuzhiyun			MX6UL_PAD_NAND_DQS__PWM5_OUT		0x110b0
359*4882a593Smuzhiyun		>;
360*4882a593Smuzhiyun	};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun	pinctrl_sai2: sai2grp {
363*4882a593Smuzhiyun		fsl,pins = <
364*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x11088
365*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x11088
366*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TMS__SAI2_MCLK		0x17088
367*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x17088
368*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x17088
369*4882a593Smuzhiyun			/* Interrupt */
370*4882a593Smuzhiyun			MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x10b0
371*4882a593Smuzhiyun		>;
372*4882a593Smuzhiyun	};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun	pinctrl_sai2_sleep: sai2grp-sleep {
375*4882a593Smuzhiyun		fsl,pins = <
376*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15	0x3000
377*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TCK__GPIO1_IO14		0x3000
378*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TMS__GPIO1_IO11		0x3000
379*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDO__GPIO1_IO12		0x3000
380*4882a593Smuzhiyun			/* Interrupt */
381*4882a593Smuzhiyun			MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x3000
382*4882a593Smuzhiyun		>;
383*4882a593Smuzhiyun	};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	pinctrl_uart2_4wires: uart2grp-4wires {
386*4882a593Smuzhiyun		fsl,pins = <
387*4882a593Smuzhiyun			MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX	0x1b0b1
388*4882a593Smuzhiyun			MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX	0x1b0b1
389*4882a593Smuzhiyun			MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS	0x1b0b1
390*4882a593Smuzhiyun			MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS	0x1b0b1
391*4882a593Smuzhiyun		>;
392*4882a593Smuzhiyun	};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun	pinctrl_uart3_2wires: uart3grp-2wires {
395*4882a593Smuzhiyun		fsl,pins = <
396*4882a593Smuzhiyun			MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX	0x1b0b1
397*4882a593Smuzhiyun			MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX	0x1b0b1
398*4882a593Smuzhiyun		>;
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	pinctrl_uart5: uart5grp {
402*4882a593Smuzhiyun		fsl,pins = <
403*4882a593Smuzhiyun			MX6UL_PAD_UART5_TX_DATA__UART5_DCE_TX	0x1b0b1
404*4882a593Smuzhiyun			MX6UL_PAD_UART5_RX_DATA__UART5_DCE_RX	0x1b0b1
405*4882a593Smuzhiyun		>;
406*4882a593Smuzhiyun	};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
409*4882a593Smuzhiyun		fsl,pins = <
410*4882a593Smuzhiyun			MX6UL_PAD_CSI_HSYNC__USDHC2_CMD		0x17059
411*4882a593Smuzhiyun			MX6UL_PAD_CSI_VSYNC__USDHC2_CLK		0x10039
412*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA00__USDHC2_DATA0	0x17059
413*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA01__USDHC2_DATA1	0x17059
414*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA02__USDHC2_DATA2	0x17059
415*4882a593Smuzhiyun			MX6UL_PAD_CSI_DATA03__USDHC2_DATA3	0x17059
416*4882a593Smuzhiyun			/* Mux selector between eMMC/SD# */
417*4882a593Smuzhiyun			MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01	0x79
418*4882a593Smuzhiyun		>;
419*4882a593Smuzhiyun	};
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun	pinctrl_usbotg1: usbotg1grp {
422*4882a593Smuzhiyun		fsl,pins = <
423*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID	0x17059
424*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO04__GPIO1_IO04	0x17059
425*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO01__USB_OTG1_OC	0x17059
426*4882a593Smuzhiyun		>;
427*4882a593Smuzhiyun	};
428*4882a593Smuzhiyun};
429