1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun// 3*4882a593Smuzhiyun// Copyright 2014 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun#include <dt-bindings/clock/imx6sx-clock.h> 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include "imx6sx-pinfunc.h" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * The decompressor and also some bootloaders rely on a 16*4882a593Smuzhiyun * pre-existing /chosen node to be available to insert the 17*4882a593Smuzhiyun * command line and merge other ATAGS info. 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun chosen {}; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun aliases { 22*4882a593Smuzhiyun can0 = &flexcan1; 23*4882a593Smuzhiyun can1 = &flexcan2; 24*4882a593Smuzhiyun ethernet0 = &fec1; 25*4882a593Smuzhiyun ethernet1 = &fec2; 26*4882a593Smuzhiyun gpio0 = &gpio1; 27*4882a593Smuzhiyun gpio1 = &gpio2; 28*4882a593Smuzhiyun gpio2 = &gpio3; 29*4882a593Smuzhiyun gpio3 = &gpio4; 30*4882a593Smuzhiyun gpio4 = &gpio5; 31*4882a593Smuzhiyun gpio5 = &gpio6; 32*4882a593Smuzhiyun gpio6 = &gpio7; 33*4882a593Smuzhiyun i2c0 = &i2c1; 34*4882a593Smuzhiyun i2c1 = &i2c2; 35*4882a593Smuzhiyun i2c2 = &i2c3; 36*4882a593Smuzhiyun i2c3 = &i2c4; 37*4882a593Smuzhiyun mmc0 = &usdhc1; 38*4882a593Smuzhiyun mmc1 = &usdhc2; 39*4882a593Smuzhiyun mmc2 = &usdhc3; 40*4882a593Smuzhiyun mmc3 = &usdhc4; 41*4882a593Smuzhiyun serial0 = &uart1; 42*4882a593Smuzhiyun serial1 = &uart2; 43*4882a593Smuzhiyun serial2 = &uart3; 44*4882a593Smuzhiyun serial3 = &uart4; 45*4882a593Smuzhiyun serial4 = &uart5; 46*4882a593Smuzhiyun serial5 = &uart6; 47*4882a593Smuzhiyun spi0 = &ecspi1; 48*4882a593Smuzhiyun spi1 = &ecspi2; 49*4882a593Smuzhiyun spi2 = &ecspi3; 50*4882a593Smuzhiyun spi3 = &ecspi4; 51*4882a593Smuzhiyun spi4 = &ecspi5; 52*4882a593Smuzhiyun usbphy0 = &usbphy1; 53*4882a593Smuzhiyun usbphy1 = &usbphy2; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun cpus { 57*4882a593Smuzhiyun #address-cells = <1>; 58*4882a593Smuzhiyun #size-cells = <0>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun cpu0: cpu@0 { 61*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 62*4882a593Smuzhiyun device_type = "cpu"; 63*4882a593Smuzhiyun reg = <0>; 64*4882a593Smuzhiyun next-level-cache = <&L2>; 65*4882a593Smuzhiyun operating-points = < 66*4882a593Smuzhiyun /* kHz uV */ 67*4882a593Smuzhiyun 996000 1250000 68*4882a593Smuzhiyun 792000 1175000 69*4882a593Smuzhiyun 396000 1075000 70*4882a593Smuzhiyun 198000 975000 71*4882a593Smuzhiyun >; 72*4882a593Smuzhiyun fsl,soc-operating-points = < 73*4882a593Smuzhiyun /* ARM kHz SOC uV */ 74*4882a593Smuzhiyun 996000 1175000 75*4882a593Smuzhiyun 792000 1175000 76*4882a593Smuzhiyun 396000 1175000 77*4882a593Smuzhiyun 198000 1175000 78*4882a593Smuzhiyun >; 79*4882a593Smuzhiyun clock-latency = <61036>; /* two CLK32 periods */ 80*4882a593Smuzhiyun #cooling-cells = <2>; 81*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ARM>, 82*4882a593Smuzhiyun <&clks IMX6SX_CLK_PLL2_PFD2>, 83*4882a593Smuzhiyun <&clks IMX6SX_CLK_STEP>, 84*4882a593Smuzhiyun <&clks IMX6SX_CLK_PLL1_SW>, 85*4882a593Smuzhiyun <&clks IMX6SX_CLK_PLL1_SYS>; 86*4882a593Smuzhiyun clock-names = "arm", "pll2_pfd2_396m", "step", 87*4882a593Smuzhiyun "pll1_sw", "pll1_sys"; 88*4882a593Smuzhiyun arm-supply = <®_arm>; 89*4882a593Smuzhiyun soc-supply = <®_soc>; 90*4882a593Smuzhiyun nvmem-cells = <&cpu_speed_grade>; 91*4882a593Smuzhiyun nvmem-cell-names = "speed_grade"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun ckil: clock-ckil { 96*4882a593Smuzhiyun compatible = "fixed-clock"; 97*4882a593Smuzhiyun #clock-cells = <0>; 98*4882a593Smuzhiyun clock-frequency = <32768>; 99*4882a593Smuzhiyun clock-output-names = "ckil"; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun osc: clock-osc { 103*4882a593Smuzhiyun compatible = "fixed-clock"; 104*4882a593Smuzhiyun #clock-cells = <0>; 105*4882a593Smuzhiyun clock-frequency = <24000000>; 106*4882a593Smuzhiyun clock-output-names = "osc"; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun ipp_di0: clock-ipp-di0 { 110*4882a593Smuzhiyun compatible = "fixed-clock"; 111*4882a593Smuzhiyun #clock-cells = <0>; 112*4882a593Smuzhiyun clock-frequency = <0>; 113*4882a593Smuzhiyun clock-output-names = "ipp_di0"; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun ipp_di1: clock-ipp-di1 { 117*4882a593Smuzhiyun compatible = "fixed-clock"; 118*4882a593Smuzhiyun #clock-cells = <0>; 119*4882a593Smuzhiyun clock-frequency = <0>; 120*4882a593Smuzhiyun clock-output-names = "ipp_di1"; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun anaclk1: clock-anaclk1 { 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun #clock-cells = <0>; 126*4882a593Smuzhiyun clock-frequency = <0>; 127*4882a593Smuzhiyun clock-output-names = "anaclk1"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun anaclk2: clock-anaclk2 { 131*4882a593Smuzhiyun compatible = "fixed-clock"; 132*4882a593Smuzhiyun #clock-cells = <0>; 133*4882a593Smuzhiyun clock-frequency = <0>; 134*4882a593Smuzhiyun clock-output-names = "anaclk2"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun mqs: mqs { 138*4882a593Smuzhiyun compatible = "fsl,imx6sx-mqs"; 139*4882a593Smuzhiyun gpr = <&gpr>; 140*4882a593Smuzhiyun status = "disabled"; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun pmu { 144*4882a593Smuzhiyun compatible = "arm,cortex-a9-pmu"; 145*4882a593Smuzhiyun interrupt-parent = <&gpc>; 146*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun usbphynop1: usbphynop1 { 150*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 151*4882a593Smuzhiyun #phy-cells = <0>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun soc { 155*4882a593Smuzhiyun #address-cells = <1>; 156*4882a593Smuzhiyun #size-cells = <1>; 157*4882a593Smuzhiyun compatible = "simple-bus"; 158*4882a593Smuzhiyun interrupt-parent = <&gpc>; 159*4882a593Smuzhiyun ranges; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun ocram_s: sram@8f8000 { 162*4882a593Smuzhiyun compatible = "mmio-sram"; 163*4882a593Smuzhiyun reg = <0x008f8000 0x4000>; 164*4882a593Smuzhiyun ranges = <0 0x008f8000 0x4000>; 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <1>; 167*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_OCRAM_S>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun ocram: sram@900000 { 171*4882a593Smuzhiyun compatible = "mmio-sram"; 172*4882a593Smuzhiyun reg = <0x00900000 0x20000>; 173*4882a593Smuzhiyun ranges = <0 0x00900000 0x20000>; 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <1>; 176*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_OCRAM>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun intc: interrupt-controller@a01000 { 180*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 181*4882a593Smuzhiyun #interrupt-cells = <3>; 182*4882a593Smuzhiyun interrupt-controller; 183*4882a593Smuzhiyun reg = <0x00a01000 0x1000>, 184*4882a593Smuzhiyun <0x00a00100 0x100>; 185*4882a593Smuzhiyun interrupt-parent = <&intc>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun L2: cache-controller@a02000 { 189*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 190*4882a593Smuzhiyun reg = <0x00a02000 0x1000>; 191*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 192*4882a593Smuzhiyun cache-unified; 193*4882a593Smuzhiyun cache-level = <2>; 194*4882a593Smuzhiyun arm,tag-latency = <4 2 3>; 195*4882a593Smuzhiyun arm,data-latency = <4 2 3>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun gpu: gpu@1800000 { 199*4882a593Smuzhiyun compatible = "vivante,gc"; 200*4882a593Smuzhiyun reg = <0x01800000 0x4000>; 201*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 202*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_GPU>, 203*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPU>, 204*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPU>; 205*4882a593Smuzhiyun clock-names = "bus", "core", "shader"; 206*4882a593Smuzhiyun power-domains = <&pd_pu>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun dma_apbh: dma-apbh@1804000 { 210*4882a593Smuzhiyun compatible = "fsl,imx6sx-dma-apbh", "fsl,imx28-dma-apbh"; 211*4882a593Smuzhiyun reg = <0x01804000 0x2000>; 212*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 213*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 214*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 215*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 216*4882a593Smuzhiyun interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; 217*4882a593Smuzhiyun #dma-cells = <1>; 218*4882a593Smuzhiyun dma-channels = <4>; 219*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_APBH_DMA>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun gpmi: nand-controller@1806000{ 223*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpmi-nand"; 224*4882a593Smuzhiyun #address-cells = <1>; 225*4882a593Smuzhiyun #size-cells = <1>; 226*4882a593Smuzhiyun reg = <0x01806000 0x2000>, <0x01808000 0x4000>; 227*4882a593Smuzhiyun reg-names = "gpmi-nand", "bch"; 228*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 229*4882a593Smuzhiyun interrupt-names = "bch"; 230*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_GPMI_IO>, 231*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPMI_APB>, 232*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPMI_BCH>, 233*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPMI_BCH_APB>, 234*4882a593Smuzhiyun <&clks IMX6SX_CLK_PER1_BCH>; 235*4882a593Smuzhiyun clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch", 236*4882a593Smuzhiyun "gpmi_bch_apb", "per1_bch"; 237*4882a593Smuzhiyun dmas = <&dma_apbh 0>; 238*4882a593Smuzhiyun dma-names = "rx-tx"; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun aips1: bus@2000000 { 243*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 244*4882a593Smuzhiyun #address-cells = <1>; 245*4882a593Smuzhiyun #size-cells = <1>; 246*4882a593Smuzhiyun reg = <0x02000000 0x100000>; 247*4882a593Smuzhiyun ranges; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun spba-bus@2000000 { 250*4882a593Smuzhiyun compatible = "fsl,spba-bus", "simple-bus"; 251*4882a593Smuzhiyun #address-cells = <1>; 252*4882a593Smuzhiyun #size-cells = <1>; 253*4882a593Smuzhiyun reg = <0x02000000 0x40000>; 254*4882a593Smuzhiyun ranges; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun spdif: spdif@2004000 { 257*4882a593Smuzhiyun compatible = "fsl,imx6sx-spdif", "fsl,imx35-spdif"; 258*4882a593Smuzhiyun reg = <0x02004000 0x4000>; 259*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 260*4882a593Smuzhiyun dmas = <&sdma 14 18 0>, 261*4882a593Smuzhiyun <&sdma 15 18 0>; 262*4882a593Smuzhiyun dma-names = "rx", "tx"; 263*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SPDIF_GCLK>, 264*4882a593Smuzhiyun <&clks IMX6SX_CLK_OSC>, 265*4882a593Smuzhiyun <&clks IMX6SX_CLK_SPDIF>, 266*4882a593Smuzhiyun <&clks 0>, <&clks 0>, <&clks 0>, 267*4882a593Smuzhiyun <&clks IMX6SX_CLK_IPG>, 268*4882a593Smuzhiyun <&clks 0>, <&clks 0>, 269*4882a593Smuzhiyun <&clks IMX6SX_CLK_SPBA>; 270*4882a593Smuzhiyun clock-names = "core", "rxtx0", 271*4882a593Smuzhiyun "rxtx1", "rxtx2", 272*4882a593Smuzhiyun "rxtx3", "rxtx4", 273*4882a593Smuzhiyun "rxtx5", "rxtx6", 274*4882a593Smuzhiyun "rxtx7", "spba"; 275*4882a593Smuzhiyun status = "disabled"; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun ecspi1: spi@2008000 { 279*4882a593Smuzhiyun #address-cells = <1>; 280*4882a593Smuzhiyun #size-cells = <0>; 281*4882a593Smuzhiyun compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 282*4882a593Smuzhiyun reg = <0x02008000 0x4000>; 283*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 284*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ECSPI1>, 285*4882a593Smuzhiyun <&clks IMX6SX_CLK_ECSPI1>; 286*4882a593Smuzhiyun clock-names = "ipg", "per"; 287*4882a593Smuzhiyun status = "disabled"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun ecspi2: spi@200c000 { 291*4882a593Smuzhiyun #address-cells = <1>; 292*4882a593Smuzhiyun #size-cells = <0>; 293*4882a593Smuzhiyun compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 294*4882a593Smuzhiyun reg = <0x0200c000 0x4000>; 295*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 296*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ECSPI2>, 297*4882a593Smuzhiyun <&clks IMX6SX_CLK_ECSPI2>; 298*4882a593Smuzhiyun clock-names = "ipg", "per"; 299*4882a593Smuzhiyun status = "disabled"; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun ecspi3: spi@2010000 { 303*4882a593Smuzhiyun #address-cells = <1>; 304*4882a593Smuzhiyun #size-cells = <0>; 305*4882a593Smuzhiyun compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 306*4882a593Smuzhiyun reg = <0x02010000 0x4000>; 307*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 308*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ECSPI3>, 309*4882a593Smuzhiyun <&clks IMX6SX_CLK_ECSPI3>; 310*4882a593Smuzhiyun clock-names = "ipg", "per"; 311*4882a593Smuzhiyun status = "disabled"; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun ecspi4: spi@2014000 { 315*4882a593Smuzhiyun #address-cells = <1>; 316*4882a593Smuzhiyun #size-cells = <0>; 317*4882a593Smuzhiyun compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 318*4882a593Smuzhiyun reg = <0x02014000 0x4000>; 319*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 320*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ECSPI4>, 321*4882a593Smuzhiyun <&clks IMX6SX_CLK_ECSPI4>; 322*4882a593Smuzhiyun clock-names = "ipg", "per"; 323*4882a593Smuzhiyun status = "disabled"; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun uart1: serial@2020000 { 327*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 328*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 329*4882a593Smuzhiyun reg = <0x02020000 0x4000>; 330*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 331*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 332*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 333*4882a593Smuzhiyun clock-names = "ipg", "per"; 334*4882a593Smuzhiyun dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 335*4882a593Smuzhiyun dma-names = "rx", "tx"; 336*4882a593Smuzhiyun status = "disabled"; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun esai: esai@2024000 { 340*4882a593Smuzhiyun compatible = "fsl,imx6sx-esai", "fsl,imx35-esai"; 341*4882a593Smuzhiyun reg = <0x02024000 0x4000>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ESAI_IPG>, 344*4882a593Smuzhiyun <&clks IMX6SX_CLK_ESAI_MEM>, 345*4882a593Smuzhiyun <&clks IMX6SX_CLK_ESAI_EXTAL>, 346*4882a593Smuzhiyun <&clks IMX6SX_CLK_ESAI_IPG>, 347*4882a593Smuzhiyun <&clks IMX6SX_CLK_SPBA>; 348*4882a593Smuzhiyun clock-names = "core", "mem", "extal", 349*4882a593Smuzhiyun "fsys", "spba"; 350*4882a593Smuzhiyun dmas = <&sdma 23 21 0>, 351*4882a593Smuzhiyun <&sdma 24 21 0>; 352*4882a593Smuzhiyun dma-names = "rx", "tx"; 353*4882a593Smuzhiyun status = "disabled"; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun ssi1: ssi@2028000 { 357*4882a593Smuzhiyun #sound-dai-cells = <0>; 358*4882a593Smuzhiyun compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 359*4882a593Smuzhiyun reg = <0x02028000 0x4000>; 360*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 361*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SSI1_IPG>, 362*4882a593Smuzhiyun <&clks IMX6SX_CLK_SSI1>; 363*4882a593Smuzhiyun clock-names = "ipg", "baud"; 364*4882a593Smuzhiyun dmas = <&sdma 37 1 0>, <&sdma 38 1 0>; 365*4882a593Smuzhiyun dma-names = "rx", "tx"; 366*4882a593Smuzhiyun fsl,fifo-depth = <15>; 367*4882a593Smuzhiyun status = "disabled"; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun ssi2: ssi@202c000 { 371*4882a593Smuzhiyun #sound-dai-cells = <0>; 372*4882a593Smuzhiyun compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 373*4882a593Smuzhiyun reg = <0x0202c000 0x4000>; 374*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 375*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SSI2_IPG>, 376*4882a593Smuzhiyun <&clks IMX6SX_CLK_SSI2>; 377*4882a593Smuzhiyun clock-names = "ipg", "baud"; 378*4882a593Smuzhiyun dmas = <&sdma 41 1 0>, <&sdma 42 1 0>; 379*4882a593Smuzhiyun dma-names = "rx", "tx"; 380*4882a593Smuzhiyun fsl,fifo-depth = <15>; 381*4882a593Smuzhiyun status = "disabled"; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun ssi3: ssi@2030000 { 385*4882a593Smuzhiyun #sound-dai-cells = <0>; 386*4882a593Smuzhiyun compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 387*4882a593Smuzhiyun reg = <0x02030000 0x4000>; 388*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 389*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SSI3_IPG>, 390*4882a593Smuzhiyun <&clks IMX6SX_CLK_SSI3>; 391*4882a593Smuzhiyun clock-names = "ipg", "baud"; 392*4882a593Smuzhiyun dmas = <&sdma 45 1 0>, <&sdma 46 1 0>; 393*4882a593Smuzhiyun dma-names = "rx", "tx"; 394*4882a593Smuzhiyun fsl,fifo-depth = <15>; 395*4882a593Smuzhiyun status = "disabled"; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun asrc: asrc@2034000 { 399*4882a593Smuzhiyun compatible = "fsl,imx6sx-asrc", "fsl,imx53-asrc"; 400*4882a593Smuzhiyun reg = <0x02034000 0x4000>; 401*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ASRC_IPG>, 403*4882a593Smuzhiyun <&clks IMX6SX_CLK_ASRC_MEM>, <&clks 0>, 404*4882a593Smuzhiyun <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 405*4882a593Smuzhiyun <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 406*4882a593Smuzhiyun <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 407*4882a593Smuzhiyun <&clks IMX6SX_CLK_SPDIF>, <&clks 0>, <&clks 0>, 408*4882a593Smuzhiyun <&clks IMX6SX_CLK_SPBA>; 409*4882a593Smuzhiyun clock-names = "mem", "ipg", "asrck_0", 410*4882a593Smuzhiyun "asrck_1", "asrck_2", "asrck_3", "asrck_4", 411*4882a593Smuzhiyun "asrck_5", "asrck_6", "asrck_7", "asrck_8", 412*4882a593Smuzhiyun "asrck_9", "asrck_a", "asrck_b", "asrck_c", 413*4882a593Smuzhiyun "asrck_d", "asrck_e", "asrck_f", "spba"; 414*4882a593Smuzhiyun dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, 415*4882a593Smuzhiyun <&sdma 19 23 1>, <&sdma 20 23 1>, 416*4882a593Smuzhiyun <&sdma 21 23 1>, <&sdma 22 23 1>; 417*4882a593Smuzhiyun dma-names = "rxa", "rxb", "rxc", 418*4882a593Smuzhiyun "txa", "txb", "txc"; 419*4882a593Smuzhiyun fsl,asrc-rate = <48000>; 420*4882a593Smuzhiyun fsl,asrc-width = <16>; 421*4882a593Smuzhiyun status = "okay"; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun pwm1: pwm@2080000 { 426*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 427*4882a593Smuzhiyun reg = <0x02080000 0x4000>; 428*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 429*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM1>, 430*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM1>; 431*4882a593Smuzhiyun clock-names = "ipg", "per"; 432*4882a593Smuzhiyun #pwm-cells = <3>; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun pwm2: pwm@2084000 { 436*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 437*4882a593Smuzhiyun reg = <0x02084000 0x4000>; 438*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 439*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM2>, 440*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM2>; 441*4882a593Smuzhiyun clock-names = "ipg", "per"; 442*4882a593Smuzhiyun #pwm-cells = <3>; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun pwm3: pwm@2088000 { 446*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 447*4882a593Smuzhiyun reg = <0x02088000 0x4000>; 448*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 449*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM3>, 450*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM3>; 451*4882a593Smuzhiyun clock-names = "ipg", "per"; 452*4882a593Smuzhiyun #pwm-cells = <3>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun pwm4: pwm@208c000 { 456*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 457*4882a593Smuzhiyun reg = <0x0208c000 0x4000>; 458*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 459*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM4>, 460*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM4>; 461*4882a593Smuzhiyun clock-names = "ipg", "per"; 462*4882a593Smuzhiyun #pwm-cells = <3>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun flexcan1: can@2090000 { 466*4882a593Smuzhiyun compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan"; 467*4882a593Smuzhiyun reg = <0x02090000 0x4000>; 468*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 469*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_CAN1_IPG>, 470*4882a593Smuzhiyun <&clks IMX6SX_CLK_CAN1_SERIAL>; 471*4882a593Smuzhiyun clock-names = "ipg", "per"; 472*4882a593Smuzhiyun fsl,stop-mode = <&gpr 0x10 1 0x10 17>; 473*4882a593Smuzhiyun status = "disabled"; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun flexcan2: can@2094000 { 477*4882a593Smuzhiyun compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan"; 478*4882a593Smuzhiyun reg = <0x02094000 0x4000>; 479*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 480*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_CAN2_IPG>, 481*4882a593Smuzhiyun <&clks IMX6SX_CLK_CAN2_SERIAL>; 482*4882a593Smuzhiyun clock-names = "ipg", "per"; 483*4882a593Smuzhiyun fsl,stop-mode = <&gpr 0x10 2 0x10 18>; 484*4882a593Smuzhiyun status = "disabled"; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun gpt: timer@2098000 { 488*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpt", "fsl,imx6dl-gpt"; 489*4882a593Smuzhiyun reg = <0x02098000 0x4000>; 490*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 491*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_GPT_BUS>, 492*4882a593Smuzhiyun <&clks IMX6SX_CLK_GPT_3M>; 493*4882a593Smuzhiyun clock-names = "ipg", "per"; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun gpio1: gpio@209c000 { 497*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 498*4882a593Smuzhiyun reg = <0x0209c000 0x4000>; 499*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 500*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 501*4882a593Smuzhiyun gpio-controller; 502*4882a593Smuzhiyun #gpio-cells = <2>; 503*4882a593Smuzhiyun interrupt-controller; 504*4882a593Smuzhiyun #interrupt-cells = <2>; 505*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 5 26>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun gpio2: gpio@20a0000 { 509*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 510*4882a593Smuzhiyun reg = <0x020a0000 0x4000>; 511*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 512*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 513*4882a593Smuzhiyun gpio-controller; 514*4882a593Smuzhiyun #gpio-cells = <2>; 515*4882a593Smuzhiyun interrupt-controller; 516*4882a593Smuzhiyun #interrupt-cells = <2>; 517*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 31 20>; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun gpio3: gpio@20a4000 { 521*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 522*4882a593Smuzhiyun reg = <0x020a4000 0x4000>; 523*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 524*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 525*4882a593Smuzhiyun gpio-controller; 526*4882a593Smuzhiyun #gpio-cells = <2>; 527*4882a593Smuzhiyun interrupt-controller; 528*4882a593Smuzhiyun #interrupt-cells = <2>; 529*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 51 29>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun gpio4: gpio@20a8000 { 533*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 534*4882a593Smuzhiyun reg = <0x020a8000 0x4000>; 535*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 536*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 537*4882a593Smuzhiyun gpio-controller; 538*4882a593Smuzhiyun #gpio-cells = <2>; 539*4882a593Smuzhiyun interrupt-controller; 540*4882a593Smuzhiyun #interrupt-cells = <2>; 541*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 80 32>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun gpio5: gpio@20ac000 { 545*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 546*4882a593Smuzhiyun reg = <0x020ac000 0x4000>; 547*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 548*4882a593Smuzhiyun <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 549*4882a593Smuzhiyun gpio-controller; 550*4882a593Smuzhiyun #gpio-cells = <2>; 551*4882a593Smuzhiyun interrupt-controller; 552*4882a593Smuzhiyun #interrupt-cells = <2>; 553*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 112 24>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun gpio6: gpio@20b0000 { 557*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 558*4882a593Smuzhiyun reg = <0x020b0000 0x4000>; 559*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 560*4882a593Smuzhiyun <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 561*4882a593Smuzhiyun gpio-controller; 562*4882a593Smuzhiyun #gpio-cells = <2>; 563*4882a593Smuzhiyun interrupt-controller; 564*4882a593Smuzhiyun #interrupt-cells = <2>; 565*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 136 12>, <&iomuxc 12 158 11>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun gpio7: gpio@20b4000 { 569*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 570*4882a593Smuzhiyun reg = <0x020b4000 0x4000>; 571*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 572*4882a593Smuzhiyun <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 573*4882a593Smuzhiyun gpio-controller; 574*4882a593Smuzhiyun #gpio-cells = <2>; 575*4882a593Smuzhiyun interrupt-controller; 576*4882a593Smuzhiyun #interrupt-cells = <2>; 577*4882a593Smuzhiyun gpio-ranges = <&iomuxc 0 148 10>, <&iomuxc 10 169 2>; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun kpp: keypad@20b8000 { 581*4882a593Smuzhiyun compatible = "fsl,imx6sx-kpp", "fsl,imx21-kpp"; 582*4882a593Smuzhiyun reg = <0x020b8000 0x4000>; 583*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 584*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 585*4882a593Smuzhiyun status = "disabled"; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun wdog1: watchdog@20bc000 { 589*4882a593Smuzhiyun compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 590*4882a593Smuzhiyun reg = <0x020bc000 0x4000>; 591*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 592*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun wdog2: watchdog@20c0000 { 596*4882a593Smuzhiyun compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 597*4882a593Smuzhiyun reg = <0x020c0000 0x4000>; 598*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 599*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 600*4882a593Smuzhiyun status = "disabled"; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun clks: clock-controller@20c4000 { 604*4882a593Smuzhiyun compatible = "fsl,imx6sx-ccm"; 605*4882a593Smuzhiyun reg = <0x020c4000 0x4000>; 606*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 607*4882a593Smuzhiyun <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 608*4882a593Smuzhiyun #clock-cells = <1>; 609*4882a593Smuzhiyun clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>, <&anaclk1>, <&anaclk2>; 610*4882a593Smuzhiyun clock-names = "ckil", "osc", "ipp_di0", "ipp_di1", "anaclk1", "anaclk2"; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun anatop: anatop@20c8000 { 614*4882a593Smuzhiyun compatible = "fsl,imx6sx-anatop", "fsl,imx6q-anatop", 615*4882a593Smuzhiyun "syscon", "simple-mfd"; 616*4882a593Smuzhiyun reg = <0x020c8000 0x1000>; 617*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 618*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 619*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun reg_vdd1p1: regulator-1p1 { 622*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 623*4882a593Smuzhiyun regulator-name = "vdd1p1"; 624*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 625*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 626*4882a593Smuzhiyun regulator-always-on; 627*4882a593Smuzhiyun anatop-reg-offset = <0x110>; 628*4882a593Smuzhiyun anatop-vol-bit-shift = <8>; 629*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 630*4882a593Smuzhiyun anatop-min-bit-val = <4>; 631*4882a593Smuzhiyun anatop-min-voltage = <800000>; 632*4882a593Smuzhiyun anatop-max-voltage = <1375000>; 633*4882a593Smuzhiyun anatop-enable-bit = <0>; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun reg_vdd3p0: regulator-3p0 { 637*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 638*4882a593Smuzhiyun regulator-name = "vdd3p0"; 639*4882a593Smuzhiyun regulator-min-microvolt = <2800000>; 640*4882a593Smuzhiyun regulator-max-microvolt = <3150000>; 641*4882a593Smuzhiyun regulator-always-on; 642*4882a593Smuzhiyun anatop-reg-offset = <0x120>; 643*4882a593Smuzhiyun anatop-vol-bit-shift = <8>; 644*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 645*4882a593Smuzhiyun anatop-min-bit-val = <0>; 646*4882a593Smuzhiyun anatop-min-voltage = <2625000>; 647*4882a593Smuzhiyun anatop-max-voltage = <3400000>; 648*4882a593Smuzhiyun anatop-enable-bit = <0>; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun reg_vdd2p5: regulator-2p5 { 652*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 653*4882a593Smuzhiyun regulator-name = "vdd2p5"; 654*4882a593Smuzhiyun regulator-min-microvolt = <2250000>; 655*4882a593Smuzhiyun regulator-max-microvolt = <2750000>; 656*4882a593Smuzhiyun regulator-always-on; 657*4882a593Smuzhiyun anatop-reg-offset = <0x130>; 658*4882a593Smuzhiyun anatop-vol-bit-shift = <8>; 659*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 660*4882a593Smuzhiyun anatop-min-bit-val = <0>; 661*4882a593Smuzhiyun anatop-min-voltage = <2100000>; 662*4882a593Smuzhiyun anatop-max-voltage = <2875000>; 663*4882a593Smuzhiyun anatop-enable-bit = <0>; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun reg_arm: regulator-vddcore { 667*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 668*4882a593Smuzhiyun regulator-name = "vddarm"; 669*4882a593Smuzhiyun regulator-min-microvolt = <725000>; 670*4882a593Smuzhiyun regulator-max-microvolt = <1450000>; 671*4882a593Smuzhiyun regulator-always-on; 672*4882a593Smuzhiyun anatop-reg-offset = <0x140>; 673*4882a593Smuzhiyun anatop-vol-bit-shift = <0>; 674*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 675*4882a593Smuzhiyun anatop-delay-reg-offset = <0x170>; 676*4882a593Smuzhiyun anatop-delay-bit-shift = <24>; 677*4882a593Smuzhiyun anatop-delay-bit-width = <2>; 678*4882a593Smuzhiyun anatop-min-bit-val = <1>; 679*4882a593Smuzhiyun anatop-min-voltage = <725000>; 680*4882a593Smuzhiyun anatop-max-voltage = <1450000>; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun reg_pcie: regulator-vddpcie { 684*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 685*4882a593Smuzhiyun regulator-name = "vddpcie"; 686*4882a593Smuzhiyun regulator-min-microvolt = <725000>; 687*4882a593Smuzhiyun regulator-max-microvolt = <1450000>; 688*4882a593Smuzhiyun anatop-reg-offset = <0x140>; 689*4882a593Smuzhiyun anatop-vol-bit-shift = <9>; 690*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 691*4882a593Smuzhiyun anatop-delay-reg-offset = <0x170>; 692*4882a593Smuzhiyun anatop-delay-bit-shift = <26>; 693*4882a593Smuzhiyun anatop-delay-bit-width = <2>; 694*4882a593Smuzhiyun anatop-min-bit-val = <1>; 695*4882a593Smuzhiyun anatop-min-voltage = <725000>; 696*4882a593Smuzhiyun anatop-max-voltage = <1450000>; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun reg_soc: regulator-vddsoc { 700*4882a593Smuzhiyun compatible = "fsl,anatop-regulator"; 701*4882a593Smuzhiyun regulator-name = "vddsoc"; 702*4882a593Smuzhiyun regulator-min-microvolt = <725000>; 703*4882a593Smuzhiyun regulator-max-microvolt = <1450000>; 704*4882a593Smuzhiyun regulator-always-on; 705*4882a593Smuzhiyun anatop-reg-offset = <0x140>; 706*4882a593Smuzhiyun anatop-vol-bit-shift = <18>; 707*4882a593Smuzhiyun anatop-vol-bit-width = <5>; 708*4882a593Smuzhiyun anatop-delay-reg-offset = <0x170>; 709*4882a593Smuzhiyun anatop-delay-bit-shift = <28>; 710*4882a593Smuzhiyun anatop-delay-bit-width = <2>; 711*4882a593Smuzhiyun anatop-min-bit-val = <1>; 712*4882a593Smuzhiyun anatop-min-voltage = <725000>; 713*4882a593Smuzhiyun anatop-max-voltage = <1450000>; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun tempmon: tempmon { 717*4882a593Smuzhiyun compatible = "fsl,imx6sx-tempmon", "fsl,imx6q-tempmon"; 718*4882a593Smuzhiyun interrupt-parent = <&gpc>; 719*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 720*4882a593Smuzhiyun fsl,tempmon = <&anatop>; 721*4882a593Smuzhiyun nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 722*4882a593Smuzhiyun nvmem-cell-names = "calib", "temp_grade"; 723*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PLL3_USB_OTG>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun }; 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun usbphy1: usbphy@20c9000 { 728*4882a593Smuzhiyun compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy"; 729*4882a593Smuzhiyun reg = <0x020c9000 0x1000>; 730*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 731*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBPHY1>; 732*4882a593Smuzhiyun fsl,anatop = <&anatop>; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun usbphy2: usbphy@20ca000 { 736*4882a593Smuzhiyun compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy"; 737*4882a593Smuzhiyun reg = <0x020ca000 0x1000>; 738*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 739*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBPHY2>; 740*4882a593Smuzhiyun fsl,anatop = <&anatop>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun snvs: snvs@20cc000 { 744*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 745*4882a593Smuzhiyun reg = <0x020cc000 0x4000>; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun snvs_rtc: snvs-rtc-lp { 748*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-mon-rtc-lp"; 749*4882a593Smuzhiyun regmap = <&snvs>; 750*4882a593Smuzhiyun offset = <0x34>; 751*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun snvs_poweroff: snvs-poweroff { 755*4882a593Smuzhiyun compatible = "syscon-poweroff"; 756*4882a593Smuzhiyun regmap = <&snvs>; 757*4882a593Smuzhiyun offset = <0x38>; 758*4882a593Smuzhiyun value = <0x60>; 759*4882a593Smuzhiyun mask = <0x60>; 760*4882a593Smuzhiyun status = "disabled"; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun snvs_pwrkey: snvs-powerkey { 764*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-pwrkey"; 765*4882a593Smuzhiyun regmap = <&snvs>; 766*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 767*4882a593Smuzhiyun linux,keycode = <KEY_POWER>; 768*4882a593Smuzhiyun wakeup-source; 769*4882a593Smuzhiyun status = "disabled"; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun epit1: epit@20d0000 { 774*4882a593Smuzhiyun reg = <0x020d0000 0x4000>; 775*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun epit2: epit@20d4000 { 779*4882a593Smuzhiyun reg = <0x020d4000 0x4000>; 780*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 781*4882a593Smuzhiyun }; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun src: reset-controller@20d8000 { 784*4882a593Smuzhiyun compatible = "fsl,imx6sx-src", "fsl,imx51-src"; 785*4882a593Smuzhiyun reg = <0x020d8000 0x4000>; 786*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 787*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 788*4882a593Smuzhiyun #reset-cells = <1>; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun gpc: gpc@20dc000 { 792*4882a593Smuzhiyun compatible = "fsl,imx6sx-gpc", "fsl,imx6q-gpc"; 793*4882a593Smuzhiyun reg = <0x020dc000 0x4000>; 794*4882a593Smuzhiyun interrupt-controller; 795*4882a593Smuzhiyun #interrupt-cells = <3>; 796*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 797*4882a593Smuzhiyun interrupt-parent = <&intc>; 798*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 799*4882a593Smuzhiyun clock-names = "ipg"; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun pgc { 802*4882a593Smuzhiyun #address-cells = <1>; 803*4882a593Smuzhiyun #size-cells = <0>; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun power-domain@0 { 806*4882a593Smuzhiyun reg = <0>; 807*4882a593Smuzhiyun #power-domain-cells = <0>; 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun pd_pu: power-domain@1 { 811*4882a593Smuzhiyun reg = <1>; 812*4882a593Smuzhiyun #power-domain-cells = <0>; 813*4882a593Smuzhiyun power-supply = <®_soc>; 814*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_GPU>; 815*4882a593Smuzhiyun }; 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun pd_disp: power-domain@2 { 818*4882a593Smuzhiyun reg = <2>; 819*4882a593Smuzhiyun #power-domain-cells = <0>; 820*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PXP_AXI>, 821*4882a593Smuzhiyun <&clks IMX6SX_CLK_DISPLAY_AXI>, 822*4882a593Smuzhiyun <&clks IMX6SX_CLK_LCDIF1_PIX>, 823*4882a593Smuzhiyun <&clks IMX6SX_CLK_LCDIF_APB>, 824*4882a593Smuzhiyun <&clks IMX6SX_CLK_LCDIF2_PIX>, 825*4882a593Smuzhiyun <&clks IMX6SX_CLK_CSI>, 826*4882a593Smuzhiyun <&clks IMX6SX_CLK_VADC>; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun pd_pci: power-domain@3 { 830*4882a593Smuzhiyun reg = <3>; 831*4882a593Smuzhiyun #power-domain-cells = <0>; 832*4882a593Smuzhiyun power-supply = <®_pcie>; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun }; 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun iomuxc: pinctrl@20e0000 { 838*4882a593Smuzhiyun compatible = "fsl,imx6sx-iomuxc"; 839*4882a593Smuzhiyun reg = <0x020e0000 0x4000>; 840*4882a593Smuzhiyun }; 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun gpr: iomuxc-gpr@20e4000 { 843*4882a593Smuzhiyun compatible = "fsl,imx6sx-iomuxc-gpr", 844*4882a593Smuzhiyun "fsl,imx6q-iomuxc-gpr", "syscon"; 845*4882a593Smuzhiyun reg = <0x020e4000 0x4000>; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun sdma: sdma@20ec000 { 849*4882a593Smuzhiyun compatible = "fsl,imx6sx-sdma", "fsl,imx6q-sdma"; 850*4882a593Smuzhiyun reg = <0x020ec000 0x4000>; 851*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 852*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>, 853*4882a593Smuzhiyun <&clks IMX6SX_CLK_SDMA>; 854*4882a593Smuzhiyun clock-names = "ipg", "ahb"; 855*4882a593Smuzhiyun #dma-cells = <3>; 856*4882a593Smuzhiyun /* imx6sx reuses imx6q sdma firmware */ 857*4882a593Smuzhiyun fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun }; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun aips2: bus@2100000 { 862*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 863*4882a593Smuzhiyun #address-cells = <1>; 864*4882a593Smuzhiyun #size-cells = <1>; 865*4882a593Smuzhiyun reg = <0x02100000 0x100000>; 866*4882a593Smuzhiyun ranges; 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun crypto: crypto@2100000 { 869*4882a593Smuzhiyun compatible = "fsl,sec-v4.0"; 870*4882a593Smuzhiyun #address-cells = <1>; 871*4882a593Smuzhiyun #size-cells = <1>; 872*4882a593Smuzhiyun reg = <0x2100000 0x10000>; 873*4882a593Smuzhiyun ranges = <0 0x2100000 0x10000>; 874*4882a593Smuzhiyun interrupt-parent = <&intc>; 875*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_CAAM_MEM>, 876*4882a593Smuzhiyun <&clks IMX6SX_CLK_CAAM_ACLK>, 877*4882a593Smuzhiyun <&clks IMX6SX_CLK_CAAM_IPG>, 878*4882a593Smuzhiyun <&clks IMX6SX_CLK_EIM_SLOW>; 879*4882a593Smuzhiyun clock-names = "mem", "aclk", "ipg", "emi_slow"; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun sec_jr0: jr@1000 { 882*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 883*4882a593Smuzhiyun reg = <0x1000 0x1000>; 884*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun sec_jr1: jr@2000 { 888*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 889*4882a593Smuzhiyun reg = <0x2000 0x1000>; 890*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 891*4882a593Smuzhiyun }; 892*4882a593Smuzhiyun }; 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun usbotg1: usb@2184000 { 895*4882a593Smuzhiyun compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 896*4882a593Smuzhiyun reg = <0x02184000 0x200>; 897*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 898*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBOH3>; 899*4882a593Smuzhiyun fsl,usbphy = <&usbphy1>; 900*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 0>; 901*4882a593Smuzhiyun fsl,anatop = <&anatop>; 902*4882a593Smuzhiyun ahb-burst-config = <0x0>; 903*4882a593Smuzhiyun tx-burst-size-dword = <0x10>; 904*4882a593Smuzhiyun rx-burst-size-dword = <0x10>; 905*4882a593Smuzhiyun status = "disabled"; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun usbotg2: usb@2184200 { 909*4882a593Smuzhiyun compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 910*4882a593Smuzhiyun reg = <0x02184200 0x200>; 911*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 912*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBOH3>; 913*4882a593Smuzhiyun fsl,usbphy = <&usbphy2>; 914*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 1>; 915*4882a593Smuzhiyun ahb-burst-config = <0x0>; 916*4882a593Smuzhiyun tx-burst-size-dword = <0x10>; 917*4882a593Smuzhiyun rx-burst-size-dword = <0x10>; 918*4882a593Smuzhiyun status = "disabled"; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun usbh: usb@2184400 { 922*4882a593Smuzhiyun compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 923*4882a593Smuzhiyun reg = <0x02184400 0x200>; 924*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 925*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBOH3>; 926*4882a593Smuzhiyun fsl,usbphy = <&usbphynop1>; 927*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc 2>; 928*4882a593Smuzhiyun phy_type = "hsic"; 929*4882a593Smuzhiyun fsl,anatop = <&anatop>; 930*4882a593Smuzhiyun dr_mode = "host"; 931*4882a593Smuzhiyun ahb-burst-config = <0x0>; 932*4882a593Smuzhiyun tx-burst-size-dword = <0x10>; 933*4882a593Smuzhiyun rx-burst-size-dword = <0x10>; 934*4882a593Smuzhiyun status = "disabled"; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun usbmisc: usbmisc@2184800 { 938*4882a593Smuzhiyun #index-cells = <1>; 939*4882a593Smuzhiyun compatible = "fsl,imx6sx-usbmisc", "fsl,imx6q-usbmisc"; 940*4882a593Smuzhiyun reg = <0x02184800 0x200>; 941*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USBOH3>; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun fec1: ethernet@2188000 { 945*4882a593Smuzhiyun compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec"; 946*4882a593Smuzhiyun reg = <0x02188000 0x4000>; 947*4882a593Smuzhiyun interrupt-names = "int0", "pps"; 948*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 949*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 950*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ENET>, 951*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_AHB>, 952*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_PTP>, 953*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_REF>, 954*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_PTP>; 955*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", 956*4882a593Smuzhiyun "enet_clk_ref", "enet_out"; 957*4882a593Smuzhiyun fsl,num-tx-queues = <3>; 958*4882a593Smuzhiyun fsl,num-rx-queues = <3>; 959*4882a593Smuzhiyun fsl,stop-mode = <&gpr 0x10 3>; 960*4882a593Smuzhiyun status = "disabled"; 961*4882a593Smuzhiyun }; 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun mlb: mlb@218c000 { 964*4882a593Smuzhiyun reg = <0x0218c000 0x4000>; 965*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 966*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 967*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 968*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_MLB>; 969*4882a593Smuzhiyun status = "disabled"; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun usdhc1: mmc@2190000 { 973*4882a593Smuzhiyun compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 974*4882a593Smuzhiyun reg = <0x02190000 0x4000>; 975*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 976*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USDHC1>, 977*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC1>, 978*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC1>; 979*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 980*4882a593Smuzhiyun bus-width = <4>; 981*4882a593Smuzhiyun status = "disabled"; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun 984*4882a593Smuzhiyun usdhc2: mmc@2194000 { 985*4882a593Smuzhiyun compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 986*4882a593Smuzhiyun reg = <0x02194000 0x4000>; 987*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 988*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USDHC2>, 989*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC2>, 990*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC2>; 991*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 992*4882a593Smuzhiyun bus-width = <4>; 993*4882a593Smuzhiyun status = "disabled"; 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun usdhc3: mmc@2198000 { 997*4882a593Smuzhiyun compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 998*4882a593Smuzhiyun reg = <0x02198000 0x4000>; 999*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1000*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USDHC3>, 1001*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC3>, 1002*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC3>; 1003*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 1004*4882a593Smuzhiyun bus-width = <4>; 1005*4882a593Smuzhiyun status = "disabled"; 1006*4882a593Smuzhiyun }; 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun usdhc4: mmc@219c000 { 1009*4882a593Smuzhiyun compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 1010*4882a593Smuzhiyun reg = <0x0219c000 0x4000>; 1011*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1012*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_USDHC4>, 1013*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC4>, 1014*4882a593Smuzhiyun <&clks IMX6SX_CLK_USDHC4>; 1015*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 1016*4882a593Smuzhiyun bus-width = <4>; 1017*4882a593Smuzhiyun status = "disabled"; 1018*4882a593Smuzhiyun }; 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun i2c1: i2c@21a0000 { 1021*4882a593Smuzhiyun #address-cells = <1>; 1022*4882a593Smuzhiyun #size-cells = <0>; 1023*4882a593Smuzhiyun compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1024*4882a593Smuzhiyun reg = <0x021a0000 0x4000>; 1025*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 1026*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_I2C1>; 1027*4882a593Smuzhiyun status = "disabled"; 1028*4882a593Smuzhiyun }; 1029*4882a593Smuzhiyun 1030*4882a593Smuzhiyun i2c2: i2c@21a4000 { 1031*4882a593Smuzhiyun #address-cells = <1>; 1032*4882a593Smuzhiyun #size-cells = <0>; 1033*4882a593Smuzhiyun compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1034*4882a593Smuzhiyun reg = <0x021a4000 0x4000>; 1035*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1036*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_I2C2>; 1037*4882a593Smuzhiyun status = "disabled"; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun i2c3: i2c@21a8000 { 1041*4882a593Smuzhiyun #address-cells = <1>; 1042*4882a593Smuzhiyun #size-cells = <0>; 1043*4882a593Smuzhiyun compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1044*4882a593Smuzhiyun reg = <0x021a8000 0x4000>; 1045*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1046*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_I2C3>; 1047*4882a593Smuzhiyun status = "disabled"; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun memory-controller@21b0000 { 1051*4882a593Smuzhiyun compatible = "fsl,imx6sx-mmdc", "fsl,imx6q-mmdc"; 1052*4882a593Smuzhiyun reg = <0x021b0000 0x4000>; 1053*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_MMDC_P0_IPG>; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun fec2: ethernet@21b4000 { 1057*4882a593Smuzhiyun compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec"; 1058*4882a593Smuzhiyun reg = <0x021b4000 0x4000>; 1059*4882a593Smuzhiyun interrupt-names = "int0", "pps"; 1060*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 1061*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 1062*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ENET>, 1063*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_AHB>, 1064*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_PTP>, 1065*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET2_REF_125M>, 1066*4882a593Smuzhiyun <&clks IMX6SX_CLK_ENET_PTP>; 1067*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", 1068*4882a593Smuzhiyun "enet_clk_ref", "enet_out"; 1069*4882a593Smuzhiyun fsl,stop-mode = <&gpr 0x10 4>; 1070*4882a593Smuzhiyun status = "disabled"; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun weim: weim@21b8000 { 1074*4882a593Smuzhiyun #address-cells = <2>; 1075*4882a593Smuzhiyun #size-cells = <1>; 1076*4882a593Smuzhiyun compatible = "fsl,imx6sx-weim", "fsl,imx6q-weim"; 1077*4882a593Smuzhiyun reg = <0x021b8000 0x4000>; 1078*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1079*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_EIM_SLOW>; 1080*4882a593Smuzhiyun fsl,weim-cs-gpr = <&gpr>; 1081*4882a593Smuzhiyun status = "disabled"; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun ocotp: efuse@21bc000 { 1085*4882a593Smuzhiyun #address-cells = <1>; 1086*4882a593Smuzhiyun #size-cells = <1>; 1087*4882a593Smuzhiyun compatible = "fsl,imx6sx-ocotp", "syscon"; 1088*4882a593Smuzhiyun reg = <0x021bc000 0x4000>; 1089*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_OCOTP>; 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun cpu_speed_grade: speed-grade@10 { 1092*4882a593Smuzhiyun reg = <0x10 4>; 1093*4882a593Smuzhiyun }; 1094*4882a593Smuzhiyun 1095*4882a593Smuzhiyun tempmon_calib: calib@38 { 1096*4882a593Smuzhiyun reg = <0x38 4>; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun tempmon_temp_grade: temp-grade@20 { 1100*4882a593Smuzhiyun reg = <0x20 4>; 1101*4882a593Smuzhiyun }; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun sai1: sai@21d4000 { 1105*4882a593Smuzhiyun compatible = "fsl,imx6sx-sai"; 1106*4882a593Smuzhiyun reg = <0x021d4000 0x4000>; 1107*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 1108*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SAI1_IPG>, 1109*4882a593Smuzhiyun <&clks IMX6SX_CLK_SAI1>, 1110*4882a593Smuzhiyun <&clks 0>, <&clks 0>; 1111*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1112*4882a593Smuzhiyun dma-names = "rx", "tx"; 1113*4882a593Smuzhiyun dmas = <&sdma 31 24 0>, <&sdma 32 24 0>; 1114*4882a593Smuzhiyun status = "disabled"; 1115*4882a593Smuzhiyun }; 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun audmux: audmux@21d8000 { 1118*4882a593Smuzhiyun compatible = "fsl,imx6sx-audmux", "fsl,imx31-audmux"; 1119*4882a593Smuzhiyun reg = <0x021d8000 0x4000>; 1120*4882a593Smuzhiyun status = "disabled"; 1121*4882a593Smuzhiyun }; 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun sai2: sai@21dc000 { 1124*4882a593Smuzhiyun compatible = "fsl,imx6sx-sai"; 1125*4882a593Smuzhiyun reg = <0x021dc000 0x4000>; 1126*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 1127*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_SAI2_IPG>, 1128*4882a593Smuzhiyun <&clks IMX6SX_CLK_SAI2>, 1129*4882a593Smuzhiyun <&clks 0>, <&clks 0>; 1130*4882a593Smuzhiyun clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1131*4882a593Smuzhiyun dma-names = "rx", "tx"; 1132*4882a593Smuzhiyun dmas = <&sdma 33 24 0>, <&sdma 34 24 0>; 1133*4882a593Smuzhiyun status = "disabled"; 1134*4882a593Smuzhiyun }; 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun qspi1: spi@21e0000 { 1137*4882a593Smuzhiyun #address-cells = <1>; 1138*4882a593Smuzhiyun #size-cells = <0>; 1139*4882a593Smuzhiyun compatible = "fsl,imx6sx-qspi"; 1140*4882a593Smuzhiyun reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>; 1141*4882a593Smuzhiyun reg-names = "QuadSPI", "QuadSPI-memory"; 1142*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1143*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_QSPI1>, 1144*4882a593Smuzhiyun <&clks IMX6SX_CLK_QSPI1>; 1145*4882a593Smuzhiyun clock-names = "qspi_en", "qspi"; 1146*4882a593Smuzhiyun status = "disabled"; 1147*4882a593Smuzhiyun }; 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun qspi2: spi@21e4000 { 1150*4882a593Smuzhiyun #address-cells = <1>; 1151*4882a593Smuzhiyun #size-cells = <0>; 1152*4882a593Smuzhiyun compatible = "fsl,imx6sx-qspi"; 1153*4882a593Smuzhiyun reg = <0x021e4000 0x4000>, <0x70000000 0x10000000>; 1154*4882a593Smuzhiyun reg-names = "QuadSPI", "QuadSPI-memory"; 1155*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 1156*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_QSPI2>, 1157*4882a593Smuzhiyun <&clks IMX6SX_CLK_QSPI2>; 1158*4882a593Smuzhiyun clock-names = "qspi_en", "qspi"; 1159*4882a593Smuzhiyun status = "disabled"; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun uart2: serial@21e8000 { 1163*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 1164*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 1165*4882a593Smuzhiyun reg = <0x021e8000 0x4000>; 1166*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1167*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 1168*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 1169*4882a593Smuzhiyun clock-names = "ipg", "per"; 1170*4882a593Smuzhiyun dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 1171*4882a593Smuzhiyun dma-names = "rx", "tx"; 1172*4882a593Smuzhiyun status = "disabled"; 1173*4882a593Smuzhiyun }; 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun uart3: serial@21ec000 { 1176*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 1177*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 1178*4882a593Smuzhiyun reg = <0x021ec000 0x4000>; 1179*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 1180*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 1181*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 1182*4882a593Smuzhiyun clock-names = "ipg", "per"; 1183*4882a593Smuzhiyun dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 1184*4882a593Smuzhiyun dma-names = "rx", "tx"; 1185*4882a593Smuzhiyun status = "disabled"; 1186*4882a593Smuzhiyun }; 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun uart4: serial@21f0000 { 1189*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 1190*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 1191*4882a593Smuzhiyun reg = <0x021f0000 0x4000>; 1192*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1193*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 1194*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 1195*4882a593Smuzhiyun clock-names = "ipg", "per"; 1196*4882a593Smuzhiyun dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 1197*4882a593Smuzhiyun dma-names = "rx", "tx"; 1198*4882a593Smuzhiyun status = "disabled"; 1199*4882a593Smuzhiyun }; 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun uart5: serial@21f4000 { 1202*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 1203*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 1204*4882a593Smuzhiyun reg = <0x021f4000 0x4000>; 1205*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1206*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 1207*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 1208*4882a593Smuzhiyun clock-names = "ipg", "per"; 1209*4882a593Smuzhiyun dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 1210*4882a593Smuzhiyun dma-names = "rx", "tx"; 1211*4882a593Smuzhiyun status = "disabled"; 1212*4882a593Smuzhiyun }; 1213*4882a593Smuzhiyun 1214*4882a593Smuzhiyun i2c4: i2c@21f8000 { 1215*4882a593Smuzhiyun #address-cells = <1>; 1216*4882a593Smuzhiyun #size-cells = <0>; 1217*4882a593Smuzhiyun compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1218*4882a593Smuzhiyun reg = <0x021f8000 0x4000>; 1219*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1220*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_I2C4>; 1221*4882a593Smuzhiyun status = "disabled"; 1222*4882a593Smuzhiyun }; 1223*4882a593Smuzhiyun }; 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun aips3: bus@2200000 { 1226*4882a593Smuzhiyun compatible = "fsl,aips-bus", "simple-bus"; 1227*4882a593Smuzhiyun #address-cells = <1>; 1228*4882a593Smuzhiyun #size-cells = <1>; 1229*4882a593Smuzhiyun reg = <0x02200000 0x100000>; 1230*4882a593Smuzhiyun ranges; 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun spba-bus@2240000 { 1233*4882a593Smuzhiyun compatible = "fsl,spba-bus", "simple-bus"; 1234*4882a593Smuzhiyun #address-cells = <1>; 1235*4882a593Smuzhiyun #size-cells = <1>; 1236*4882a593Smuzhiyun reg = <0x02240000 0x40000>; 1237*4882a593Smuzhiyun ranges; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun csi1: csi@2214000 { 1240*4882a593Smuzhiyun reg = <0x02214000 0x4000>; 1241*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1242*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>, 1243*4882a593Smuzhiyun <&clks IMX6SX_CLK_CSI>, 1244*4882a593Smuzhiyun <&clks IMX6SX_CLK_DCIC1>; 1245*4882a593Smuzhiyun clock-names = "disp-axi", "csi_mclk", "dcic"; 1246*4882a593Smuzhiyun status = "disabled"; 1247*4882a593Smuzhiyun }; 1248*4882a593Smuzhiyun 1249*4882a593Smuzhiyun pxp: pxp@2218000 { 1250*4882a593Smuzhiyun compatible = "fsl,imx6sx-pxp", "fsl,imx6ull-pxp"; 1251*4882a593Smuzhiyun reg = <0x02218000 0x4000>; 1252*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1253*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PXP_AXI>; 1254*4882a593Smuzhiyun clock-names = "axi"; 1255*4882a593Smuzhiyun power-domains = <&pd_disp>; 1256*4882a593Smuzhiyun status = "disabled"; 1257*4882a593Smuzhiyun }; 1258*4882a593Smuzhiyun 1259*4882a593Smuzhiyun csi2: csi@221c000 { 1260*4882a593Smuzhiyun reg = <0x0221c000 0x4000>; 1261*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1262*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>, 1263*4882a593Smuzhiyun <&clks IMX6SX_CLK_CSI>, 1264*4882a593Smuzhiyun <&clks IMX6SX_CLK_DCIC2>; 1265*4882a593Smuzhiyun clock-names = "disp-axi", "csi_mclk", "dcic"; 1266*4882a593Smuzhiyun status = "disabled"; 1267*4882a593Smuzhiyun }; 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun lcdif1: lcdif@2220000 { 1270*4882a593Smuzhiyun compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif"; 1271*4882a593Smuzhiyun reg = <0x02220000 0x4000>; 1272*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_EDGE_RISING>; 1273*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_LCDIF1_PIX>, 1274*4882a593Smuzhiyun <&clks IMX6SX_CLK_LCDIF_APB>, 1275*4882a593Smuzhiyun <&clks IMX6SX_CLK_DISPLAY_AXI>; 1276*4882a593Smuzhiyun clock-names = "pix", "axi", "disp_axi"; 1277*4882a593Smuzhiyun power-domains = <&pd_disp>; 1278*4882a593Smuzhiyun status = "disabled"; 1279*4882a593Smuzhiyun }; 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun lcdif2: lcdif@2224000 { 1282*4882a593Smuzhiyun compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif"; 1283*4882a593Smuzhiyun reg = <0x02224000 0x4000>; 1284*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_EDGE_RISING>; 1285*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_LCDIF2_PIX>, 1286*4882a593Smuzhiyun <&clks IMX6SX_CLK_LCDIF_APB>, 1287*4882a593Smuzhiyun <&clks IMX6SX_CLK_DISPLAY_AXI>; 1288*4882a593Smuzhiyun clock-names = "pix", "axi", "disp_axi"; 1289*4882a593Smuzhiyun power-domains = <&pd_disp>; 1290*4882a593Smuzhiyun status = "disabled"; 1291*4882a593Smuzhiyun }; 1292*4882a593Smuzhiyun 1293*4882a593Smuzhiyun vadc: vadc@2228000 { 1294*4882a593Smuzhiyun reg = <0x02228000 0x4000>, <0x0222c000 0x4000>; 1295*4882a593Smuzhiyun reg-names = "vadc-vafe", "vadc-vdec"; 1296*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_VADC>, 1297*4882a593Smuzhiyun <&clks IMX6SX_CLK_CSI>; 1298*4882a593Smuzhiyun clock-names = "vadc", "csi"; 1299*4882a593Smuzhiyun power-domains = <&pd_disp>; 1300*4882a593Smuzhiyun status = "disabled"; 1301*4882a593Smuzhiyun }; 1302*4882a593Smuzhiyun }; 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun adc1: adc@2280000 { 1305*4882a593Smuzhiyun compatible = "fsl,imx6sx-adc", "fsl,vf610-adc"; 1306*4882a593Smuzhiyun reg = <0x02280000 0x4000>; 1307*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1308*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 1309*4882a593Smuzhiyun clock-names = "adc"; 1310*4882a593Smuzhiyun fsl,adck-max-frequency = <30000000>, <40000000>, 1311*4882a593Smuzhiyun <20000000>; 1312*4882a593Smuzhiyun status = "disabled"; 1313*4882a593Smuzhiyun }; 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun adc2: adc@2284000 { 1316*4882a593Smuzhiyun compatible = "fsl,imx6sx-adc", "fsl,vf610-adc"; 1317*4882a593Smuzhiyun reg = <0x02284000 0x4000>; 1318*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1319*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 1320*4882a593Smuzhiyun clock-names = "adc"; 1321*4882a593Smuzhiyun fsl,adck-max-frequency = <30000000>, <40000000>, 1322*4882a593Smuzhiyun <20000000>; 1323*4882a593Smuzhiyun status = "disabled"; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun wdog3: watchdog@2288000 { 1327*4882a593Smuzhiyun compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 1328*4882a593Smuzhiyun reg = <0x02288000 0x4000>; 1329*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1330*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_IPG>; 1331*4882a593Smuzhiyun status = "disabled"; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun ecspi5: spi@228c000 { 1335*4882a593Smuzhiyun #address-cells = <1>; 1336*4882a593Smuzhiyun #size-cells = <0>; 1337*4882a593Smuzhiyun compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 1338*4882a593Smuzhiyun reg = <0x0228c000 0x4000>; 1339*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 1340*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_ECSPI5>, 1341*4882a593Smuzhiyun <&clks IMX6SX_CLK_ECSPI5>; 1342*4882a593Smuzhiyun clock-names = "ipg", "per"; 1343*4882a593Smuzhiyun status = "disabled"; 1344*4882a593Smuzhiyun }; 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun uart6: serial@22a0000 { 1347*4882a593Smuzhiyun compatible = "fsl,imx6sx-uart", 1348*4882a593Smuzhiyun "fsl,imx6q-uart", "fsl,imx21-uart"; 1349*4882a593Smuzhiyun reg = <0x022a0000 0x4000>; 1350*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1351*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_UART_IPG>, 1352*4882a593Smuzhiyun <&clks IMX6SX_CLK_UART_SERIAL>; 1353*4882a593Smuzhiyun clock-names = "ipg", "per"; 1354*4882a593Smuzhiyun dmas = <&sdma 0 4 0>, <&sdma 47 4 0>; 1355*4882a593Smuzhiyun dma-names = "rx", "tx"; 1356*4882a593Smuzhiyun status = "disabled"; 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun pwm5: pwm@22a4000 { 1360*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1361*4882a593Smuzhiyun reg = <0x022a4000 0x4000>; 1362*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 1363*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM5>, 1364*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM5>; 1365*4882a593Smuzhiyun clock-names = "ipg", "per"; 1366*4882a593Smuzhiyun #pwm-cells = <3>; 1367*4882a593Smuzhiyun }; 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun pwm6: pwm@22a8000 { 1370*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1371*4882a593Smuzhiyun reg = <0x022a8000 0x4000>; 1372*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1373*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM6>, 1374*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM6>; 1375*4882a593Smuzhiyun clock-names = "ipg", "per"; 1376*4882a593Smuzhiyun #pwm-cells = <3>; 1377*4882a593Smuzhiyun }; 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun pwm7: pwm@22ac000 { 1380*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1381*4882a593Smuzhiyun reg = <0x022ac000 0x4000>; 1382*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1383*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM7>, 1384*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM7>; 1385*4882a593Smuzhiyun clock-names = "ipg", "per"; 1386*4882a593Smuzhiyun #pwm-cells = <3>; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun pwm8: pwm@22b0000 { 1390*4882a593Smuzhiyun compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1391*4882a593Smuzhiyun reg = <0x0022b0000 0x4000>; 1392*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 1393*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PWM8>, 1394*4882a593Smuzhiyun <&clks IMX6SX_CLK_PWM8>; 1395*4882a593Smuzhiyun clock-names = "ipg", "per"; 1396*4882a593Smuzhiyun #pwm-cells = <3>; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun }; 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun pcie: pcie@8ffc000 { 1401*4882a593Smuzhiyun compatible = "fsl,imx6sx-pcie", "snps,dw-pcie"; 1402*4882a593Smuzhiyun reg = <0x08ffc000 0x04000>, <0x08f00000 0x80000>; 1403*4882a593Smuzhiyun reg-names = "dbi", "config"; 1404*4882a593Smuzhiyun #address-cells = <3>; 1405*4882a593Smuzhiyun #size-cells = <2>; 1406*4882a593Smuzhiyun device_type = "pci"; 1407*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1408*4882a593Smuzhiyun ranges = <0x81000000 0 0 0x08f80000 0 0x00010000 /* downstream I/O */ 1409*4882a593Smuzhiyun 0x82000000 0 0x08000000 0x08000000 0 0x00f00000>; /* non-prefetchable memory */ 1410*4882a593Smuzhiyun num-lanes = <1>; 1411*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1412*4882a593Smuzhiyun interrupt-names = "msi"; 1413*4882a593Smuzhiyun #interrupt-cells = <1>; 1414*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0x7>; 1415*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1416*4882a593Smuzhiyun <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1417*4882a593Smuzhiyun <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1418*4882a593Smuzhiyun <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1419*4882a593Smuzhiyun clocks = <&clks IMX6SX_CLK_PCIE_AXI>, 1420*4882a593Smuzhiyun <&clks IMX6SX_CLK_LVDS1_OUT>, 1421*4882a593Smuzhiyun <&clks IMX6SX_CLK_PCIE_REF_125M>, 1422*4882a593Smuzhiyun <&clks IMX6SX_CLK_DISPLAY_AXI>; 1423*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus", "pcie_phy", "pcie_inbound_axi"; 1424*4882a593Smuzhiyun power-domains = <&pd_disp>, <&pd_pci>; 1425*4882a593Smuzhiyun power-domain-names = "pcie", "pcie_phy"; 1426*4882a593Smuzhiyun status = "disabled"; 1427*4882a593Smuzhiyun }; 1428*4882a593Smuzhiyun }; 1429*4882a593Smuzhiyun}; 1430