xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6sll.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2016 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright 2017-2018 NXP.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/imx6sll-clock.h>
9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include "imx6sll-pinfunc.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	#address-cells = <1>;
15*4882a593Smuzhiyun	#size-cells = <1>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		gpio0 = &gpio1;
19*4882a593Smuzhiyun		gpio1 = &gpio2;
20*4882a593Smuzhiyun		gpio2 = &gpio3;
21*4882a593Smuzhiyun		gpio3 = &gpio4;
22*4882a593Smuzhiyun		gpio4 = &gpio5;
23*4882a593Smuzhiyun		gpio5 = &gpio6;
24*4882a593Smuzhiyun		i2c0 = &i2c1;
25*4882a593Smuzhiyun		i2c1 = &i2c2;
26*4882a593Smuzhiyun		i2c2 = &i2c3;
27*4882a593Smuzhiyun		mmc0 = &usdhc1;
28*4882a593Smuzhiyun		mmc1 = &usdhc2;
29*4882a593Smuzhiyun		mmc2 = &usdhc3;
30*4882a593Smuzhiyun		serial0 = &uart1;
31*4882a593Smuzhiyun		serial1 = &uart2;
32*4882a593Smuzhiyun		serial2 = &uart3;
33*4882a593Smuzhiyun		serial3 = &uart4;
34*4882a593Smuzhiyun		serial4 = &uart5;
35*4882a593Smuzhiyun		spi0 = &ecspi1;
36*4882a593Smuzhiyun		spi1 = &ecspi2;
37*4882a593Smuzhiyun		spi3 = &ecspi3;
38*4882a593Smuzhiyun		spi4 = &ecspi4;
39*4882a593Smuzhiyun		usbphy0 = &usbphy1;
40*4882a593Smuzhiyun		usbphy1 = &usbphy2;
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	cpus {
44*4882a593Smuzhiyun		#address-cells = <1>;
45*4882a593Smuzhiyun		#size-cells = <0>;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		cpu0: cpu@0 {
48*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
49*4882a593Smuzhiyun			device_type = "cpu";
50*4882a593Smuzhiyun			reg = <0>;
51*4882a593Smuzhiyun			next-level-cache = <&L2>;
52*4882a593Smuzhiyun			operating-points = <
53*4882a593Smuzhiyun				/* kHz    uV */
54*4882a593Smuzhiyun				996000  1275000
55*4882a593Smuzhiyun				792000  1175000
56*4882a593Smuzhiyun				396000  1075000
57*4882a593Smuzhiyun				198000	975000
58*4882a593Smuzhiyun			>;
59*4882a593Smuzhiyun			fsl,soc-operating-points = <
60*4882a593Smuzhiyun				/* ARM kHz      SOC-PU uV */
61*4882a593Smuzhiyun				996000          1175000
62*4882a593Smuzhiyun				792000          1175000
63*4882a593Smuzhiyun				396000          1175000
64*4882a593Smuzhiyun				198000		1175000
65*4882a593Smuzhiyun			>;
66*4882a593Smuzhiyun			clock-latency = <61036>; /* two CLK32 periods */
67*4882a593Smuzhiyun			#cooling-cells = <2>;
68*4882a593Smuzhiyun			clocks = <&clks IMX6SLL_CLK_ARM>,
69*4882a593Smuzhiyun				 <&clks IMX6SLL_CLK_PLL2_PFD2>,
70*4882a593Smuzhiyun				 <&clks IMX6SLL_CLK_STEP>,
71*4882a593Smuzhiyun				 <&clks IMX6SLL_CLK_PLL1_SW>,
72*4882a593Smuzhiyun				 <&clks IMX6SLL_CLK_PLL1_SYS>;
73*4882a593Smuzhiyun			clock-names = "arm", "pll2_pfd2_396m", "step",
74*4882a593Smuzhiyun				      "pll1_sw", "pll1_sys";
75*4882a593Smuzhiyun			nvmem-cells = <&cpu_speed_grade>;
76*4882a593Smuzhiyun			nvmem-cell-names = "speed_grade";
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	ckil: clock-ckil {
81*4882a593Smuzhiyun		compatible = "fixed-clock";
82*4882a593Smuzhiyun		#clock-cells = <0>;
83*4882a593Smuzhiyun		clock-frequency = <32768>;
84*4882a593Smuzhiyun		clock-output-names = "ckil";
85*4882a593Smuzhiyun	};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun	osc: clock-osc-24m {
88*4882a593Smuzhiyun		compatible = "fixed-clock";
89*4882a593Smuzhiyun		#clock-cells = <0>;
90*4882a593Smuzhiyun		clock-frequency = <24000000>;
91*4882a593Smuzhiyun		clock-output-names = "osc";
92*4882a593Smuzhiyun	};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun	ipp_di0: clock-ipp-di0 {
95*4882a593Smuzhiyun		compatible = "fixed-clock";
96*4882a593Smuzhiyun		#clock-cells = <0>;
97*4882a593Smuzhiyun		clock-frequency = <0>;
98*4882a593Smuzhiyun		clock-output-names = "ipp_di0";
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	ipp_di1: clock-ipp-di1 {
102*4882a593Smuzhiyun		compatible = "fixed-clock";
103*4882a593Smuzhiyun		#clock-cells = <0>;
104*4882a593Smuzhiyun		clock-frequency = <0>;
105*4882a593Smuzhiyun		clock-output-names = "ipp_di1";
106*4882a593Smuzhiyun	};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	soc {
109*4882a593Smuzhiyun		#address-cells = <1>;
110*4882a593Smuzhiyun		#size-cells = <1>;
111*4882a593Smuzhiyun		compatible = "simple-bus";
112*4882a593Smuzhiyun		interrupt-parent = <&gpc>;
113*4882a593Smuzhiyun		ranges;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		ocram: sram@900000 {
116*4882a593Smuzhiyun			compatible = "mmio-sram";
117*4882a593Smuzhiyun			reg = <0x00900000 0x20000>;
118*4882a593Smuzhiyun			ranges = <0 0x00900000 0x20000>;
119*4882a593Smuzhiyun			#address-cells = <1>;
120*4882a593Smuzhiyun			#size-cells = <1>;
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		intc: interrupt-controller@a01000 {
124*4882a593Smuzhiyun			compatible = "arm,cortex-a9-gic";
125*4882a593Smuzhiyun			#interrupt-cells = <3>;
126*4882a593Smuzhiyun			interrupt-controller;
127*4882a593Smuzhiyun			reg = <0x00a01000 0x1000>,
128*4882a593Smuzhiyun			      <0x00a00100 0x100>;
129*4882a593Smuzhiyun			interrupt-parent = <&intc>;
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun		L2: cache-controller@a02000 {
133*4882a593Smuzhiyun			compatible = "arm,pl310-cache";
134*4882a593Smuzhiyun			reg = <0x00a02000 0x1000>;
135*4882a593Smuzhiyun			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
136*4882a593Smuzhiyun			cache-unified;
137*4882a593Smuzhiyun			cache-level = <2>;
138*4882a593Smuzhiyun			arm,tag-latency = <4 2 3>;
139*4882a593Smuzhiyun			arm,data-latency = <4 2 3>;
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun		aips1: bus@2000000 {
143*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
144*4882a593Smuzhiyun			#address-cells = <1>;
145*4882a593Smuzhiyun			#size-cells = <1>;
146*4882a593Smuzhiyun			reg = <0x02000000 0x100000>;
147*4882a593Smuzhiyun			ranges;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			spba: spba-bus@2000000 {
150*4882a593Smuzhiyun				compatible = "fsl,spba-bus", "simple-bus";
151*4882a593Smuzhiyun				#address-cells = <1>;
152*4882a593Smuzhiyun				#size-cells = <1>;
153*4882a593Smuzhiyun				reg = <0x02000000 0x40000>;
154*4882a593Smuzhiyun				ranges;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun				spdif: spdif@2004000 {
157*4882a593Smuzhiyun					compatible = "fsl,imx6sl-spdif", "fsl,imx35-spdif";
158*4882a593Smuzhiyun					reg = <0x02004000 0x4000>;
159*4882a593Smuzhiyun					interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
160*4882a593Smuzhiyun					dmas = <&sdma 14 18 0>, <&sdma 15 18 0>;
161*4882a593Smuzhiyun					dma-names = "rx", "tx";
162*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_SPDIF_GCLK>,
163*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_OSC>,
164*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_SPDIF>,
165*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_DUMMY>,
166*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_DUMMY>,
167*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_DUMMY>,
168*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_IPG>,
169*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_DUMMY>,
170*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_DUMMY>,
171*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_SPBA>;
172*4882a593Smuzhiyun					clock-names = "core", "rxtx0",
173*4882a593Smuzhiyun						      "rxtx1", "rxtx2",
174*4882a593Smuzhiyun						      "rxtx3", "rxtx4",
175*4882a593Smuzhiyun						      "rxtx5", "rxtx6",
176*4882a593Smuzhiyun						      "rxtx7", "dma";
177*4882a593Smuzhiyun					status = "disabled";
178*4882a593Smuzhiyun				};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun				ecspi1: spi@2008000 {
181*4882a593Smuzhiyun					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
182*4882a593Smuzhiyun					reg = <0x02008000 0x4000>;
183*4882a593Smuzhiyun					interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
184*4882a593Smuzhiyun					dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
185*4882a593Smuzhiyun					dma-names = "rx", "tx";
186*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_ECSPI1>,
187*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_ECSPI1>;
188*4882a593Smuzhiyun					clock-names = "ipg", "per";
189*4882a593Smuzhiyun					status = "disabled";
190*4882a593Smuzhiyun				};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun				ecspi2: spi@200c000 {
193*4882a593Smuzhiyun					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
194*4882a593Smuzhiyun					reg = <0x0200c000 0x4000>;
195*4882a593Smuzhiyun					interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
196*4882a593Smuzhiyun					dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
197*4882a593Smuzhiyun					dma-names = "rx", "tx";
198*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_ECSPI2>,
199*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_ECSPI2>;
200*4882a593Smuzhiyun					clock-names = "ipg", "per";
201*4882a593Smuzhiyun					status = "disabled";
202*4882a593Smuzhiyun				};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun				ecspi3: spi@2010000 {
205*4882a593Smuzhiyun					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
206*4882a593Smuzhiyun					reg = <0x02010000 0x4000>;
207*4882a593Smuzhiyun					interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
208*4882a593Smuzhiyun					dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
209*4882a593Smuzhiyun					dma-names = "rx", "tx";
210*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_ECSPI3>,
211*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_ECSPI3>;
212*4882a593Smuzhiyun					clock-names = "ipg", "per";
213*4882a593Smuzhiyun					status = "disabled";
214*4882a593Smuzhiyun				};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun				ecspi4: spi@2014000 {
217*4882a593Smuzhiyun					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
218*4882a593Smuzhiyun					reg = <0x02014000 0x4000>;
219*4882a593Smuzhiyun					interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
220*4882a593Smuzhiyun					dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
221*4882a593Smuzhiyun					dma-names = "rx", "tx";
222*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_ECSPI4>,
223*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_ECSPI4>;
224*4882a593Smuzhiyun					clock-names = "ipg", "per";
225*4882a593Smuzhiyun					status = "disabled";
226*4882a593Smuzhiyun				};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun				uart4: serial@2018000 {
229*4882a593Smuzhiyun					compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart",
230*4882a593Smuzhiyun						     "fsl,imx21-uart";
231*4882a593Smuzhiyun					reg = <0x02018000 0x4000>;
232*4882a593Smuzhiyun					interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
233*4882a593Smuzhiyun					dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
234*4882a593Smuzhiyun					dma-names = "rx", "tx";
235*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_UART4_IPG>,
236*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_UART4_SERIAL>;
237*4882a593Smuzhiyun					clock-names = "ipg", "per";
238*4882a593Smuzhiyun					status = "disabled";
239*4882a593Smuzhiyun				};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun				uart1: serial@2020000 {
242*4882a593Smuzhiyun					compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart",
243*4882a593Smuzhiyun						     "fsl,imx21-uart";
244*4882a593Smuzhiyun					reg = <0x02020000 0x4000>;
245*4882a593Smuzhiyun					interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
246*4882a593Smuzhiyun					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
247*4882a593Smuzhiyun					dma-names = "rx", "tx";
248*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_UART1_IPG>,
249*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_UART1_SERIAL>;
250*4882a593Smuzhiyun					clock-names = "ipg", "per";
251*4882a593Smuzhiyun					status = "disabled";
252*4882a593Smuzhiyun				};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun				uart2: serial@2024000 {
255*4882a593Smuzhiyun					compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart",
256*4882a593Smuzhiyun						     "fsl,imx21-uart";
257*4882a593Smuzhiyun					reg = <0x02024000 0x4000>;
258*4882a593Smuzhiyun					interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
259*4882a593Smuzhiyun					dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
260*4882a593Smuzhiyun					dma-names = "rx", "tx";
261*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_UART2_IPG>,
262*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_UART2_SERIAL>;
263*4882a593Smuzhiyun					clock-names = "ipg", "per";
264*4882a593Smuzhiyun					status = "disabled";
265*4882a593Smuzhiyun				};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun				ssi1: ssi@2028000 {
268*4882a593Smuzhiyun					compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi";
269*4882a593Smuzhiyun					reg = <0x02028000 0x4000>;
270*4882a593Smuzhiyun					interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
271*4882a593Smuzhiyun					dmas = <&sdma 37 22 0>, <&sdma 38 22 0>;
272*4882a593Smuzhiyun					dma-names = "rx", "tx";
273*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
274*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_SSI1_IPG>,
275*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_SSI1>;
276*4882a593Smuzhiyun					clock-names = "ipg", "baud";
277*4882a593Smuzhiyun					status = "disabled";
278*4882a593Smuzhiyun				};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun				ssi2: ssi@202c000 {
281*4882a593Smuzhiyun					compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi";
282*4882a593Smuzhiyun					reg = <0x0202c000 0x4000>;
283*4882a593Smuzhiyun					interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
284*4882a593Smuzhiyun					dmas = <&sdma 41 22 0>, <&sdma 42 22 0>;
285*4882a593Smuzhiyun					dma-names = "rx", "tx";
286*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
287*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_SSI2_IPG>,
288*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_SSI2>;
289*4882a593Smuzhiyun					clock-names = "ipg", "baud";
290*4882a593Smuzhiyun					status = "disabled";
291*4882a593Smuzhiyun				};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun				ssi3: ssi@2030000 {
294*4882a593Smuzhiyun					compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi";
295*4882a593Smuzhiyun					reg = <0x02030000 0x4000>;
296*4882a593Smuzhiyun					interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
297*4882a593Smuzhiyun					dmas = <&sdma 45 22 0>, <&sdma 46 22 0>;
298*4882a593Smuzhiyun					dma-names = "rx", "tx";
299*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
300*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_SSI3_IPG>,
301*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_SSI3>;
302*4882a593Smuzhiyun					clock-names = "ipg", "baud";
303*4882a593Smuzhiyun					status = "disabled";
304*4882a593Smuzhiyun				};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun				uart3: serial@2034000 {
307*4882a593Smuzhiyun					compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart",
308*4882a593Smuzhiyun						     "fsl,imx21-uart";
309*4882a593Smuzhiyun					reg = <0x02034000 0x4000>;
310*4882a593Smuzhiyun					interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
311*4882a593Smuzhiyun					dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
312*4882a593Smuzhiyun					dma-name = "rx", "tx";
313*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_UART3_IPG>,
314*4882a593Smuzhiyun						 <&clks IMX6SLL_CLK_UART3_SERIAL>;
315*4882a593Smuzhiyun					clock-names = "ipg", "per";
316*4882a593Smuzhiyun					status = "disabled";
317*4882a593Smuzhiyun				};
318*4882a593Smuzhiyun			};
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun			pwm1: pwm@2080000 {
321*4882a593Smuzhiyun				compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm";
322*4882a593Smuzhiyun				reg = <0x02080000 0x4000>;
323*4882a593Smuzhiyun				interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
324*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_PWM1>,
325*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_PWM1>;
326*4882a593Smuzhiyun				clock-names = "ipg", "per";
327*4882a593Smuzhiyun				#pwm-cells = <3>;
328*4882a593Smuzhiyun			};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun			pwm2: pwm@2084000 {
331*4882a593Smuzhiyun				compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm";
332*4882a593Smuzhiyun				reg = <0x02084000 0x4000>;
333*4882a593Smuzhiyun				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
334*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_PWM2>,
335*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_PWM2>;
336*4882a593Smuzhiyun				clock-names = "ipg", "per";
337*4882a593Smuzhiyun				#pwm-cells = <3>;
338*4882a593Smuzhiyun			};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun			pwm3: pwm@2088000 {
341*4882a593Smuzhiyun				compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm";
342*4882a593Smuzhiyun				reg = <0x02088000 0x4000>;
343*4882a593Smuzhiyun				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
344*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_PWM3>,
345*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_PWM3>;
346*4882a593Smuzhiyun				clock-names = "ipg", "per";
347*4882a593Smuzhiyun				#pwm-cells = <3>;
348*4882a593Smuzhiyun			};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun			pwm4: pwm@208c000 {
351*4882a593Smuzhiyun				compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm";
352*4882a593Smuzhiyun				reg = <0x0208c000 0x4000>;
353*4882a593Smuzhiyun				interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
354*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_PWM4>,
355*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_PWM4>;
356*4882a593Smuzhiyun				clock-names = "ipg", "per";
357*4882a593Smuzhiyun				#pwm-cells = <3>;
358*4882a593Smuzhiyun			};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun			gpt1: timer@2098000 {
361*4882a593Smuzhiyun				compatible = "fsl,imx6sl-gpt";
362*4882a593Smuzhiyun				reg = <0x02098000 0x4000>;
363*4882a593Smuzhiyun				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
364*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPT_BUS>,
365*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_GPT_SERIAL>;
366*4882a593Smuzhiyun				clock-names = "ipg", "per";
367*4882a593Smuzhiyun			};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun			gpio1: gpio@209c000 {
370*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
371*4882a593Smuzhiyun				reg = <0x0209c000 0x4000>;
372*4882a593Smuzhiyun				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
373*4882a593Smuzhiyun					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
374*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO1>;
375*4882a593Smuzhiyun				gpio-controller;
376*4882a593Smuzhiyun				#gpio-cells = <2>;
377*4882a593Smuzhiyun				interrupt-controller;
378*4882a593Smuzhiyun				#interrupt-cells = <2>;
379*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 94 7>, <&iomuxc 7 25 25>;
380*4882a593Smuzhiyun			};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun			gpio2: gpio@20a0000 {
383*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
384*4882a593Smuzhiyun				reg = <0x020a0000 0x4000>;
385*4882a593Smuzhiyun				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
386*4882a593Smuzhiyun					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
387*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO2>;
388*4882a593Smuzhiyun				gpio-controller;
389*4882a593Smuzhiyun				#gpio-cells = <2>;
390*4882a593Smuzhiyun				interrupt-controller;
391*4882a593Smuzhiyun				#interrupt-cells = <2>;
392*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 50 32>;
393*4882a593Smuzhiyun			};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun			gpio3: gpio@20a4000 {
396*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
397*4882a593Smuzhiyun				reg = <0x020a4000 0x4000>;
398*4882a593Smuzhiyun				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
399*4882a593Smuzhiyun					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
400*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO3>;
401*4882a593Smuzhiyun				gpio-controller;
402*4882a593Smuzhiyun				#gpio-cells = <2>;
403*4882a593Smuzhiyun				interrupt-controller;
404*4882a593Smuzhiyun				#interrupt-cells = <2>;
405*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 82 12>, <&iomuxc 12 103 4>,
406*4882a593Smuzhiyun					      <&iomuxc 16 101 2>, <&iomuxc 18 5 1>,
407*4882a593Smuzhiyun					      <&iomuxc 21 6 11>;
408*4882a593Smuzhiyun			};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun			gpio4: gpio@20a8000 {
411*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
412*4882a593Smuzhiyun				reg = <0x020a8000 0x4000>;
413*4882a593Smuzhiyun				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
414*4882a593Smuzhiyun					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
415*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO4>;
416*4882a593Smuzhiyun				gpio-controller;
417*4882a593Smuzhiyun				#gpio-cells = <2>;
418*4882a593Smuzhiyun				interrupt-controller;
419*4882a593Smuzhiyun				#interrupt-cells = <2>;
420*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 17 8>, <&iomuxc 8 107 8>,
421*4882a593Smuzhiyun					      <&iomuxc 16 151 1>, <&iomuxc 17 149 1>,
422*4882a593Smuzhiyun					      <&iomuxc 18 146 1>, <&iomuxc 19 144 1>,
423*4882a593Smuzhiyun					      <&iomuxc 20 142 1>, <&iomuxc 21 143 1>,
424*4882a593Smuzhiyun					      <&iomuxc 22 150 1>, <&iomuxc 23 148 1>,
425*4882a593Smuzhiyun					      <&iomuxc 24 147 1>, <&iomuxc 25 145 1>,
426*4882a593Smuzhiyun					      <&iomuxc 26 152 1>, <&iomuxc 27 125 1>,
427*4882a593Smuzhiyun					      <&iomuxc 28 131 1>, <&iomuxc 29 134 1>,
428*4882a593Smuzhiyun					      <&iomuxc 30 129 1>, <&iomuxc 31 133 1>;
429*4882a593Smuzhiyun			};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun			gpio5: gpio@20ac000 {
432*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
433*4882a593Smuzhiyun				reg = <0x020ac000 0x4000>;
434*4882a593Smuzhiyun				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
435*4882a593Smuzhiyun					     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO5>;
437*4882a593Smuzhiyun				gpio-controller;
438*4882a593Smuzhiyun				#gpio-cells = <2>;
439*4882a593Smuzhiyun				interrupt-controller;
440*4882a593Smuzhiyun				#interrupt-cells = <2>;
441*4882a593Smuzhiyun				gpio-ranges = <&iomuxc 0 135 1>, <&iomuxc 1 128 1>,
442*4882a593Smuzhiyun					      <&iomuxc 2 132 1>, <&iomuxc 3 130 1>,
443*4882a593Smuzhiyun					      <&iomuxc 4 127 1>, <&iomuxc 5 126 1>,
444*4882a593Smuzhiyun					      <&iomuxc 6 120 1>, <&iomuxc 7 123 1>,
445*4882a593Smuzhiyun					      <&iomuxc 8 118 1>, <&iomuxc 9 122 1>,
446*4882a593Smuzhiyun					      <&iomuxc 10 124 1>, <&iomuxc 11 117 1>,
447*4882a593Smuzhiyun					      <&iomuxc 12 121 1>, <&iomuxc 13 119 1>,
448*4882a593Smuzhiyun					      <&iomuxc 14 116 1>, <&iomuxc 15 115 1>,
449*4882a593Smuzhiyun					      <&iomuxc 16 140 2>, <&iomuxc 18 136 1>,
450*4882a593Smuzhiyun					      <&iomuxc 19 138 1>, <&iomuxc 20 139 1>,
451*4882a593Smuzhiyun					      <&iomuxc 21 137 1>;
452*4882a593Smuzhiyun			};
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun			gpio6: gpio@20b0000 {
455*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio";
456*4882a593Smuzhiyun				reg = <0x020b0000 0x4000>;
457*4882a593Smuzhiyun				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
458*4882a593Smuzhiyun					     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
459*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_GPIO6>;
460*4882a593Smuzhiyun				gpio-controller;
461*4882a593Smuzhiyun				#gpio-cells = <2>;
462*4882a593Smuzhiyun				interrupt-controller;
463*4882a593Smuzhiyun				#interrupt-cells = <2>;
464*4882a593Smuzhiyun			};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun			kpp: keypad@20b8000 {
467*4882a593Smuzhiyun				compatible = "fsl,imx6sll-kpp", "fsl,imx21-kpp";
468*4882a593Smuzhiyun				reg = <0x020b8000 0x4000>;
469*4882a593Smuzhiyun				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
470*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_KPP>;
471*4882a593Smuzhiyun				status = "disabled";
472*4882a593Smuzhiyun			};
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun			wdog1: watchdog@20bc000 {
475*4882a593Smuzhiyun				compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt";
476*4882a593Smuzhiyun				reg = <0x020bc000 0x4000>;
477*4882a593Smuzhiyun				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
478*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_WDOG1>;
479*4882a593Smuzhiyun			};
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun			wdog2: watchdog@20c0000 {
482*4882a593Smuzhiyun				compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt";
483*4882a593Smuzhiyun				reg = <0x020c0000 0x4000>;
484*4882a593Smuzhiyun				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
485*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_WDOG2>;
486*4882a593Smuzhiyun				status = "disabled";
487*4882a593Smuzhiyun			};
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun			clks: clock-controller@20c4000 {
490*4882a593Smuzhiyun				compatible = "fsl,imx6sll-ccm";
491*4882a593Smuzhiyun				reg = <0x020c4000 0x4000>;
492*4882a593Smuzhiyun				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
493*4882a593Smuzhiyun					     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun				#clock-cells = <1>;
495*4882a593Smuzhiyun				clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
496*4882a593Smuzhiyun				clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun				assigned-clocks = <&clks IMX6SLL_CLK_PERCLK_SEL>;
499*4882a593Smuzhiyun				assigned-clock-parents = <&clks IMX6SLL_CLK_OSC>;
500*4882a593Smuzhiyun			};
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun			anatop: anatop@20c8000 {
503*4882a593Smuzhiyun				compatible = "fsl,imx6sll-anatop",
504*4882a593Smuzhiyun					     "fsl,imx6q-anatop",
505*4882a593Smuzhiyun					     "syscon", "simple-mfd";
506*4882a593Smuzhiyun				reg = <0x020c8000 0x4000>;
507*4882a593Smuzhiyun				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
508*4882a593Smuzhiyun					     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
509*4882a593Smuzhiyun					     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
510*4882a593Smuzhiyun				#address-cells = <1>;
511*4882a593Smuzhiyun				#size-cells = <0>;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun				reg_3p0: regulator-3p0@20c8120 {
514*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
515*4882a593Smuzhiyun					reg = <0x20c8120>;
516*4882a593Smuzhiyun					regulator-name = "vdd3p0";
517*4882a593Smuzhiyun					regulator-min-microvolt = <2625000>;
518*4882a593Smuzhiyun					regulator-max-microvolt = <3400000>;
519*4882a593Smuzhiyun					anatop-reg-offset = <0x120>;
520*4882a593Smuzhiyun					anatop-vol-bit-shift = <8>;
521*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
522*4882a593Smuzhiyun					anatop-min-bit-val = <0>;
523*4882a593Smuzhiyun					anatop-min-voltage = <2625000>;
524*4882a593Smuzhiyun					anatop-max-voltage = <3400000>;
525*4882a593Smuzhiyun					anatop-enable-bit = <0>;
526*4882a593Smuzhiyun				};
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun				tempmon: temperature-sensor {
529*4882a593Smuzhiyun					compatible = "fsl,imx6sll-tempmon", "fsl,imx6sx-tempmon";
530*4882a593Smuzhiyun					interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
531*4882a593Smuzhiyun					interrupt-parent = <&gpc>;
532*4882a593Smuzhiyun					fsl,tempmon = <&anatop>;
533*4882a593Smuzhiyun					nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
534*4882a593Smuzhiyun					nvmem-cell-names = "calib", "temp_grade";
535*4882a593Smuzhiyun					clocks = <&clks IMX6SLL_CLK_PLL3_USB_OTG>;
536*4882a593Smuzhiyun				};
537*4882a593Smuzhiyun			};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun			usbphy1: usb-phy@20c9000 {
540*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy",
541*4882a593Smuzhiyun						"fsl,imx23-usbphy";
542*4882a593Smuzhiyun				reg = <0x020c9000 0x1000>;
543*4882a593Smuzhiyun				interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
544*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USBPHY1>;
545*4882a593Smuzhiyun				phy-3p0-supply = <&reg_3p0>;
546*4882a593Smuzhiyun				fsl,anatop = <&anatop>;
547*4882a593Smuzhiyun			};
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun			usbphy2: usb-phy@20ca000 {
550*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy",
551*4882a593Smuzhiyun						"fsl,imx23-usbphy";
552*4882a593Smuzhiyun				reg = <0x020ca000 0x1000>;
553*4882a593Smuzhiyun				interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
554*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USBPHY2>;
555*4882a593Smuzhiyun				phy-reg_3p0-supply = <&reg_3p0>;
556*4882a593Smuzhiyun				fsl,anatop = <&anatop>;
557*4882a593Smuzhiyun			};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun			snvs: snvs@20cc000 {
560*4882a593Smuzhiyun				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
561*4882a593Smuzhiyun				reg = <0x020cc000 0x4000>;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun				snvs_rtc: snvs-rtc-lp {
564*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-mon-rtc-lp";
565*4882a593Smuzhiyun					regmap = <&snvs>;
566*4882a593Smuzhiyun					offset = <0x34>;
567*4882a593Smuzhiyun					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
568*4882a593Smuzhiyun						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
569*4882a593Smuzhiyun				};
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun				snvs_poweroff: snvs-poweroff {
572*4882a593Smuzhiyun					compatible = "syscon-poweroff";
573*4882a593Smuzhiyun					regmap = <&snvs>;
574*4882a593Smuzhiyun					offset = <0x38>;
575*4882a593Smuzhiyun					mask = <0x61>;
576*4882a593Smuzhiyun					status = "disabled";
577*4882a593Smuzhiyun				};
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun				snvs_pwrkey: snvs-powerkey {
580*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-pwrkey";
581*4882a593Smuzhiyun					regmap = <&snvs>;
582*4882a593Smuzhiyun					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
583*4882a593Smuzhiyun					linux,keycode = <KEY_POWER>;
584*4882a593Smuzhiyun					wakeup-source;
585*4882a593Smuzhiyun					status = "disabled";
586*4882a593Smuzhiyun				};
587*4882a593Smuzhiyun			};
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun			src: reset-controller@20d8000 {
590*4882a593Smuzhiyun				compatible = "fsl,imx6sll-src", "fsl,imx51-src";
591*4882a593Smuzhiyun				reg = <0x020d8000 0x4000>;
592*4882a593Smuzhiyun				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
593*4882a593Smuzhiyun					     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
594*4882a593Smuzhiyun				#reset-cells = <1>;
595*4882a593Smuzhiyun			};
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun			gpc: interrupt-controller@20dc000 {
598*4882a593Smuzhiyun				compatible = "fsl,imx6sll-gpc", "fsl,imx6q-gpc";
599*4882a593Smuzhiyun				reg = <0x020dc000 0x4000>;
600*4882a593Smuzhiyun				interrupt-controller;
601*4882a593Smuzhiyun				#interrupt-cells = <3>;
602*4882a593Smuzhiyun				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
603*4882a593Smuzhiyun				interrupt-parent = <&intc>;
604*4882a593Smuzhiyun			};
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun			iomuxc: pinctrl@20e0000 {
607*4882a593Smuzhiyun				compatible = "fsl,imx6sll-iomuxc";
608*4882a593Smuzhiyun				reg = <0x020e0000 0x4000>;
609*4882a593Smuzhiyun			};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun			gpr: iomuxc-gpr@20e4000 {
612*4882a593Smuzhiyun				compatible = "fsl,imx6sll-iomuxc-gpr",
613*4882a593Smuzhiyun					     "fsl,imx6q-iomuxc-gpr", "syscon";
614*4882a593Smuzhiyun				reg = <0x020e4000 0x4000>;
615*4882a593Smuzhiyun			};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun			csi: csi@20e8000 {
618*4882a593Smuzhiyun				compatible = "fsl,imx6sll-csi", "fsl,imx6s-csi";
619*4882a593Smuzhiyun				reg = <0x020e8000 0x4000>;
620*4882a593Smuzhiyun				interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
621*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_DUMMY>,
622*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_CSI>,
623*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_DUMMY>;
624*4882a593Smuzhiyun				clock-names = "disp-axi", "csi_mclk", "disp_dcic";
625*4882a593Smuzhiyun				status = "disabled";
626*4882a593Smuzhiyun			};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun			sdma: dma-controller@20ec000 {
629*4882a593Smuzhiyun				compatible = "fsl,imx6sll-sdma", "fsl,imx6ul-sdma";
630*4882a593Smuzhiyun				reg = <0x020ec000 0x4000>;
631*4882a593Smuzhiyun				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
632*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_IPG>,
633*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_SDMA>;
634*4882a593Smuzhiyun				clock-names = "ipg", "ahb";
635*4882a593Smuzhiyun				#dma-cells = <3>;
636*4882a593Smuzhiyun				iram = <&ocram>;
637*4882a593Smuzhiyun				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
638*4882a593Smuzhiyun			};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun			pxp: pxp@20f0000 {
641*4882a593Smuzhiyun				compatible = "fsl,imx6sll-pxp", "fsl,imx6ull-pxp";
642*4882a593Smuzhiyun				reg = <0x20f0000 0x4000>;
643*4882a593Smuzhiyun				interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
644*4882a593Smuzhiyun					<GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
645*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_PXP>;
646*4882a593Smuzhiyun				clock-names = "axi";
647*4882a593Smuzhiyun			};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun			lcdif: lcd-controller@20f8000 {
650*4882a593Smuzhiyun				compatible = "fsl,imx6sll-lcdif", "fsl,imx28-lcdif";
651*4882a593Smuzhiyun				reg = <0x020f8000 0x4000>;
652*4882a593Smuzhiyun				interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
653*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_LCDIF_PIX>,
654*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_LCDIF_APB>,
655*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_DUMMY>;
656*4882a593Smuzhiyun				clock-names = "pix", "axi", "disp_axi";
657*4882a593Smuzhiyun				status = "disabled";
658*4882a593Smuzhiyun			};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun			dcp: crypto@20fc000 {
661*4882a593Smuzhiyun				compatible = "fsl,imx28-dcp";
662*4882a593Smuzhiyun				reg = <0x020fc000 0x4000>;
663*4882a593Smuzhiyun				interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
664*4882a593Smuzhiyun					     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
665*4882a593Smuzhiyun					     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
666*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_DCP>;
667*4882a593Smuzhiyun				clock-names = "dcp";
668*4882a593Smuzhiyun			};
669*4882a593Smuzhiyun		};
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun		aips2: bus@2100000 {
672*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
673*4882a593Smuzhiyun			#address-cells = <1>;
674*4882a593Smuzhiyun			#size-cells = <1>;
675*4882a593Smuzhiyun			reg = <0x02100000 0x100000>;
676*4882a593Smuzhiyun			ranges;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun			usbotg1: usb@2184000 {
679*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb",
680*4882a593Smuzhiyun						"fsl,imx27-usb";
681*4882a593Smuzhiyun				reg = <0x02184000 0x200>;
682*4882a593Smuzhiyun				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
683*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USBOH3>;
684*4882a593Smuzhiyun				fsl,usbphy = <&usbphy1>;
685*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 0>;
686*4882a593Smuzhiyun				fsl,anatop = <&anatop>;
687*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
688*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
689*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
690*4882a593Smuzhiyun				status = "disabled";
691*4882a593Smuzhiyun			};
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun			usbotg2: usb@2184200 {
694*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb",
695*4882a593Smuzhiyun						"fsl,imx27-usb";
696*4882a593Smuzhiyun				reg = <0x02184200 0x200>;
697*4882a593Smuzhiyun				interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
698*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USBOH3>;
699*4882a593Smuzhiyun				fsl,usbphy = <&usbphy2>;
700*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 1>;
701*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
702*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
703*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
704*4882a593Smuzhiyun				status = "disabled";
705*4882a593Smuzhiyun			};
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun			usbmisc: usbmisc@2184800 {
708*4882a593Smuzhiyun				#index-cells = <1>;
709*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usbmisc", "fsl,imx6ul-usbmisc",
710*4882a593Smuzhiyun						"fsl,imx6q-usbmisc";
711*4882a593Smuzhiyun				reg = <0x02184800 0x200>;
712*4882a593Smuzhiyun			};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun			usdhc1: mmc@2190000 {
715*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc";
716*4882a593Smuzhiyun				reg = <0x02190000 0x4000>;
717*4882a593Smuzhiyun				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
718*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USDHC1>,
719*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC1>,
720*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC1>;
721*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
722*4882a593Smuzhiyun				bus-width = <4>;
723*4882a593Smuzhiyun				fsl,tuning-step = <2>;
724*4882a593Smuzhiyun				fsl,tuning-start-tap = <20>;
725*4882a593Smuzhiyun				status = "disabled";
726*4882a593Smuzhiyun			};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun			usdhc2: mmc@2194000 {
729*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc";
730*4882a593Smuzhiyun				reg = <0x02194000 0x4000>;
731*4882a593Smuzhiyun				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
732*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USDHC2>,
733*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC2>,
734*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC2>;
735*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
736*4882a593Smuzhiyun				bus-width = <4>;
737*4882a593Smuzhiyun				fsl,tuning-step = <2>;
738*4882a593Smuzhiyun				fsl,tuning-start-tap = <20>;
739*4882a593Smuzhiyun				status = "disabled";
740*4882a593Smuzhiyun			};
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun			usdhc3: mmc@2198000 {
743*4882a593Smuzhiyun				compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc";
744*4882a593Smuzhiyun				reg = <0x02198000 0x4000>;
745*4882a593Smuzhiyun				interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
746*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_USDHC3>,
747*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC3>,
748*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_USDHC3>;
749*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
750*4882a593Smuzhiyun				bus-width = <4>;
751*4882a593Smuzhiyun				fsl,tuning-step = <2>;
752*4882a593Smuzhiyun				fsl,tuning-start-tap = <20>;
753*4882a593Smuzhiyun				status = "disabled";
754*4882a593Smuzhiyun			};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun			i2c1: i2c@21a0000 {
757*4882a593Smuzhiyun				#address-cells = <1>;
758*4882a593Smuzhiyun				#size-cells = <0>;
759*4882a593Smuzhiyun				compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c";
760*4882a593Smuzhiyun				reg = <0x021a0000 0x4000>;
761*4882a593Smuzhiyun				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
762*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_I2C1>;
763*4882a593Smuzhiyun				status = "disabled";
764*4882a593Smuzhiyun			};
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun			i2c2: i2c@21a4000 {
767*4882a593Smuzhiyun				#address-cells = <1>;
768*4882a593Smuzhiyun				#size-cells = <0>;
769*4882a593Smuzhiyun				compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c";
770*4882a593Smuzhiyun				reg = <0x021a4000 0x4000>;
771*4882a593Smuzhiyun				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
772*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_I2C2>;
773*4882a593Smuzhiyun				status = "disabled";
774*4882a593Smuzhiyun			};
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun			i2c3: i2c@21a8000 {
777*4882a593Smuzhiyun				#address-cells = <1>;
778*4882a593Smuzhiyun				#size-cells = <0>;
779*4882a593Smuzhiyun				compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c";
780*4882a593Smuzhiyun				reg = <0x021a8000 0x4000>;
781*4882a593Smuzhiyun				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
782*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_I2C3>;
783*4882a593Smuzhiyun				status = "disabled";
784*4882a593Smuzhiyun			};
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun			mmdc: memory-controller@21b0000 {
787*4882a593Smuzhiyun				compatible = "fsl,imx6sll-mmdc", "fsl,imx6q-mmdc";
788*4882a593Smuzhiyun				reg = <0x021b0000 0x4000>;
789*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_MMDC_P0_IPG>;
790*4882a593Smuzhiyun			};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun			rngb: rng@21b4000 {
793*4882a593Smuzhiyun				compatible = "fsl,imx6sll-rngb", "fsl,imx25-rngb";
794*4882a593Smuzhiyun				reg = <0x021b4000 0x4000>;
795*4882a593Smuzhiyun				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
796*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_DUMMY>;
797*4882a593Smuzhiyun			};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun			ocotp: efuse@21bc000 {
800*4882a593Smuzhiyun				#address-cells = <1>;
801*4882a593Smuzhiyun				#size-cells = <1>;
802*4882a593Smuzhiyun				compatible = "fsl,imx6sll-ocotp", "syscon";
803*4882a593Smuzhiyun				reg = <0x021bc000 0x4000>;
804*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_OCOTP>;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun				cpu_speed_grade: speed-grade@10 {
807*4882a593Smuzhiyun					reg = <0x10 4>;
808*4882a593Smuzhiyun				};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun				tempmon_calib: calib@38 {
811*4882a593Smuzhiyun					reg = <0x38 4>;
812*4882a593Smuzhiyun				};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun				tempmon_temp_grade: temp-grade@20 {
815*4882a593Smuzhiyun					reg = <0x20 4>;
816*4882a593Smuzhiyun				};
817*4882a593Smuzhiyun			};
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun			audmux: audmux@21d8000 {
820*4882a593Smuzhiyun				compatible = "fsl,imx6sll-audmux", "fsl,imx31-audmux";
821*4882a593Smuzhiyun				reg = <0x021d8000 0x4000>;
822*4882a593Smuzhiyun				status = "disabled";
823*4882a593Smuzhiyun			};
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun			uart5: serial@21f4000 {
826*4882a593Smuzhiyun				compatible = "fsl,imx6sll-uart", "fsl,imx6q-uart",
827*4882a593Smuzhiyun					     "fsl,imx21-uart";
828*4882a593Smuzhiyun				reg = <0x021f4000 0x4000>;
829*4882a593Smuzhiyun				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
830*4882a593Smuzhiyun				dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
831*4882a593Smuzhiyun				dma-names = "rx", "tx";
832*4882a593Smuzhiyun				clocks = <&clks IMX6SLL_CLK_UART5_IPG>,
833*4882a593Smuzhiyun					 <&clks IMX6SLL_CLK_UART5_SERIAL>;
834*4882a593Smuzhiyun				clock-names = "ipg", "per";
835*4882a593Smuzhiyun				status = "disabled";
836*4882a593Smuzhiyun			};
837*4882a593Smuzhiyun		};
838*4882a593Smuzhiyun	};
839*4882a593Smuzhiyun};
840