1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2014, 2015 O.S. Systems Software LTDA. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 12*4882a593Smuzhiyun * the License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 20*4882a593Smuzhiyun * License along with this file; if not, write to the Free 21*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 22*4882a593Smuzhiyun * MA 02110-1301 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Or, alternatively, 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 27*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 28*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 29*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 30*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 31*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 32*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 33*4882a593Smuzhiyun * conditions: 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 36*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 37*4882a593Smuzhiyun * 38*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 39*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 40*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 41*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 42*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 43*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 44*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 45*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun/dts-v1/; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 51*4882a593Smuzhiyun#include "imx6sl.dtsi" 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun/ { 54*4882a593Smuzhiyun model = "WaRP Board"; 55*4882a593Smuzhiyun compatible = "warp,imx6sl-warp", "fsl,imx6sl"; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun memory@80000000 { 58*4882a593Smuzhiyun device_type = "memory"; 59*4882a593Smuzhiyun reg = <0x80000000 0x20000000>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun usdhc3_pwrseq: usdhc3_pwrseq { 63*4882a593Smuzhiyun compatible = "mmc-pwrseq-simple"; 64*4882a593Smuzhiyun reset-gpios = <&gpio4 5 GPIO_ACTIVE_LOW>, /* WL_REG_ON */ 65*4882a593Smuzhiyun <&gpio4 7 GPIO_ACTIVE_LOW>, /* WL_HOSTWAKE */ 66*4882a593Smuzhiyun <&gpio3 25 GPIO_ACTIVE_LOW>, /* BT_REG_ON */ 67*4882a593Smuzhiyun <&gpio3 27 GPIO_ACTIVE_LOW>, /* BT_HOSTWAKE */ 68*4882a593Smuzhiyun <&gpio4 4 GPIO_ACTIVE_LOW>, /* BT_WAKE */ 69*4882a593Smuzhiyun <&gpio4 6 GPIO_ACTIVE_LOW>; /* BT_RST_N */ 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun}; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun&uart1 { 74*4882a593Smuzhiyun pinctrl-names = "default"; 75*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 76*4882a593Smuzhiyun status = "okay"; 77*4882a593Smuzhiyun}; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun&uart3 { 80*4882a593Smuzhiyun pinctrl-names = "default"; 81*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 82*4882a593Smuzhiyun status = "okay"; 83*4882a593Smuzhiyun}; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun&uart5 { 86*4882a593Smuzhiyun pinctrl-names = "default"; 87*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 88*4882a593Smuzhiyun uart-has-rtscts; 89*4882a593Smuzhiyun status = "okay"; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun&usbotg1 { 93*4882a593Smuzhiyun dr_mode = "peripheral"; 94*4882a593Smuzhiyun disable-over-current; 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun}; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun&usbotg2 { 99*4882a593Smuzhiyun dr_mode = "host"; 100*4882a593Smuzhiyun disable-over-current; 101*4882a593Smuzhiyun status = "okay"; 102*4882a593Smuzhiyun}; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun&usdhc2 { 105*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 106*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 107*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 108*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 109*4882a593Smuzhiyun bus-width = <8>; 110*4882a593Smuzhiyun non-removable; 111*4882a593Smuzhiyun status = "okay"; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&usdhc3 { 115*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 116*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 117*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 118*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 119*4882a593Smuzhiyun bus-width = <4>; 120*4882a593Smuzhiyun non-removable; 121*4882a593Smuzhiyun keep-power-in-suspend; 122*4882a593Smuzhiyun wakeup-source; 123*4882a593Smuzhiyun mmc-pwrseq = <&usdhc3_pwrseq>; 124*4882a593Smuzhiyun status = "okay"; 125*4882a593Smuzhiyun}; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun&iomuxc { 128*4882a593Smuzhiyun imx6sl-warp { 129*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 130*4882a593Smuzhiyun fsl,pins = < 131*4882a593Smuzhiyun MX6SL_PAD_UART1_RXD__UART1_RX_DATA 0x41b0b1 132*4882a593Smuzhiyun MX6SL_PAD_UART1_TXD__UART1_TX_DATA 0x41b0b1 133*4882a593Smuzhiyun >; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 138*4882a593Smuzhiyun fsl,pins = < 139*4882a593Smuzhiyun MX6SL_PAD_AUD_RXC__UART3_RX_DATA 0x41b0b1 140*4882a593Smuzhiyun MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x41b0b1 141*4882a593Smuzhiyun >; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 145*4882a593Smuzhiyun fsl,pins = < 146*4882a593Smuzhiyun MX6SL_PAD_ECSPI1_SCLK__UART5_RX_DATA 0x41b0b1 147*4882a593Smuzhiyun MX6SL_PAD_ECSPI1_MOSI__UART5_TX_DATA 0x41b0b1 148*4882a593Smuzhiyun MX6SL_PAD_ECSPI1_MISO__UART5_RTS_B 0x4130b1 149*4882a593Smuzhiyun MX6SL_PAD_ECSPI1_SS0__UART5_CTS_B 0x4130b1 150*4882a593Smuzhiyun >; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 154*4882a593Smuzhiyun fsl,pins = < 155*4882a593Smuzhiyun MX6SL_PAD_SD2_CMD__SD2_CMD 0x417059 156*4882a593Smuzhiyun MX6SL_PAD_SD2_CLK__SD2_CLK 0x410059 157*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT0__SD2_DATA0 0x417059 158*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT1__SD2_DATA1 0x417059 159*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT2__SD2_DATA2 0x417059 160*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT3__SD2_DATA3 0x417059 161*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT4__SD2_DATA4 0x417059 162*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT5__SD2_DATA5 0x417059 163*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT6__SD2_DATA6 0x417059 164*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT7__SD2_DATA7 0x417059 165*4882a593Smuzhiyun MX6SL_PAD_SD2_RST__SD2_RESET 0x417059 166*4882a593Smuzhiyun >; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2grp100mhz { 170*4882a593Smuzhiyun fsl,pins = < 171*4882a593Smuzhiyun MX6SL_PAD_SD2_CMD__SD2_CMD 0x4170b9 172*4882a593Smuzhiyun MX6SL_PAD_SD2_CLK__SD2_CLK 0x4100b9 173*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT0__SD2_DATA0 0x4170b9 174*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT1__SD2_DATA1 0x4170b9 175*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT2__SD2_DATA2 0x4170b9 176*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT3__SD2_DATA3 0x4170b9 177*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT4__SD2_DATA4 0x4170b9 178*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT5__SD2_DATA5 0x4170b9 179*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT6__SD2_DATA6 0x4170b9 180*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT7__SD2_DATA7 0x4170b9 181*4882a593Smuzhiyun MX6SL_PAD_SD2_RST__SD2_RESET 0x4170b9 182*4882a593Smuzhiyun >; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2grp200mhz { 186*4882a593Smuzhiyun fsl,pins = < 187*4882a593Smuzhiyun MX6SL_PAD_SD2_CMD__SD2_CMD 0x4170f9 188*4882a593Smuzhiyun MX6SL_PAD_SD2_CLK__SD2_CLK 0x4100f9 189*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT0__SD2_DATA0 0x4170f9 190*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT1__SD2_DATA1 0x4170f9 191*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT2__SD2_DATA2 0x4170f9 192*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT3__SD2_DATA3 0x4170f9 193*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT4__SD2_DATA4 0x4170f9 194*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT5__SD2_DATA5 0x4170f9 195*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT6__SD2_DATA6 0x4170f9 196*4882a593Smuzhiyun MX6SL_PAD_SD2_DAT7__SD2_DATA7 0x4170f9 197*4882a593Smuzhiyun MX6SL_PAD_SD2_RST__SD2_RESET 0x4170f9 198*4882a593Smuzhiyun >; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 202*4882a593Smuzhiyun fsl,pins = < 203*4882a593Smuzhiyun MX6SL_PAD_SD3_CMD__SD3_CMD 0x417059 204*4882a593Smuzhiyun MX6SL_PAD_SD3_CLK__SD3_CLK 0x410059 205*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT0__SD3_DATA0 0x417059 206*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT1__SD3_DATA1 0x417059 207*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT2__SD3_DATA2 0x417059 208*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT3__SD3_DATA3 0x417059 209*4882a593Smuzhiyun >; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 213*4882a593Smuzhiyun fsl,pins = < 214*4882a593Smuzhiyun MX6SL_PAD_SD3_CMD__SD3_CMD 0x4170b9 215*4882a593Smuzhiyun MX6SL_PAD_SD3_CLK__SD3_CLK 0x4100b9 216*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT0__SD3_DATA0 0x4170b9 217*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT1__SD3_DATA1 0x4170b9 218*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT2__SD3_DATA2 0x4170b9 219*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT3__SD3_DATA3 0x4170b9 220*4882a593Smuzhiyun >; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 224*4882a593Smuzhiyun fsl,pins = < 225*4882a593Smuzhiyun MX6SL_PAD_SD3_CMD__SD3_CMD 0x4170f9 226*4882a593Smuzhiyun MX6SL_PAD_SD3_CLK__SD3_CLK 0x4100f9 227*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT0__SD3_DATA0 0x4170f9 228*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT1__SD3_DATA1 0x4170f9 229*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT2__SD3_DATA2 0x4170f9 230*4882a593Smuzhiyun MX6SL_PAD_SD3_DAT3__SD3_DATA3 0x4170f9 231*4882a593Smuzhiyun >; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun}; 235