xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6qdl.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Copyright 2011 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun// Copyright 2011 Linaro Ltd.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/imx6qdl-clock.h>
7*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	#address-cells = <1>;
12*4882a593Smuzhiyun	#size-cells = <1>;
13*4882a593Smuzhiyun	/*
14*4882a593Smuzhiyun	 * The decompressor and also some bootloaders rely on a
15*4882a593Smuzhiyun	 * pre-existing /chosen node to be available to insert the
16*4882a593Smuzhiyun	 * command line and merge other ATAGS info.
17*4882a593Smuzhiyun	 */
18*4882a593Smuzhiyun	chosen {};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		ethernet0 = &fec;
22*4882a593Smuzhiyun		can0 = &can1;
23*4882a593Smuzhiyun		can1 = &can2;
24*4882a593Smuzhiyun		gpio0 = &gpio1;
25*4882a593Smuzhiyun		gpio1 = &gpio2;
26*4882a593Smuzhiyun		gpio2 = &gpio3;
27*4882a593Smuzhiyun		gpio3 = &gpio4;
28*4882a593Smuzhiyun		gpio4 = &gpio5;
29*4882a593Smuzhiyun		gpio5 = &gpio6;
30*4882a593Smuzhiyun		gpio6 = &gpio7;
31*4882a593Smuzhiyun		i2c0 = &i2c1;
32*4882a593Smuzhiyun		i2c1 = &i2c2;
33*4882a593Smuzhiyun		i2c2 = &i2c3;
34*4882a593Smuzhiyun		ipu0 = &ipu1;
35*4882a593Smuzhiyun		mmc0 = &usdhc1;
36*4882a593Smuzhiyun		mmc1 = &usdhc2;
37*4882a593Smuzhiyun		mmc2 = &usdhc3;
38*4882a593Smuzhiyun		mmc3 = &usdhc4;
39*4882a593Smuzhiyun		serial0 = &uart1;
40*4882a593Smuzhiyun		serial1 = &uart2;
41*4882a593Smuzhiyun		serial2 = &uart3;
42*4882a593Smuzhiyun		serial3 = &uart4;
43*4882a593Smuzhiyun		serial4 = &uart5;
44*4882a593Smuzhiyun		spi0 = &ecspi1;
45*4882a593Smuzhiyun		spi1 = &ecspi2;
46*4882a593Smuzhiyun		spi2 = &ecspi3;
47*4882a593Smuzhiyun		spi3 = &ecspi4;
48*4882a593Smuzhiyun		usbphy0 = &usbphy1;
49*4882a593Smuzhiyun		usbphy1 = &usbphy2;
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	clocks {
53*4882a593Smuzhiyun		ckil {
54*4882a593Smuzhiyun			compatible = "fsl,imx-ckil", "fixed-clock";
55*4882a593Smuzhiyun			#clock-cells = <0>;
56*4882a593Smuzhiyun			clock-frequency = <32768>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		ckih1 {
60*4882a593Smuzhiyun			compatible = "fsl,imx-ckih1", "fixed-clock";
61*4882a593Smuzhiyun			#clock-cells = <0>;
62*4882a593Smuzhiyun			clock-frequency = <0>;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		osc {
66*4882a593Smuzhiyun			compatible = "fsl,imx-osc", "fixed-clock";
67*4882a593Smuzhiyun			#clock-cells = <0>;
68*4882a593Smuzhiyun			clock-frequency = <24000000>;
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	ldb: ldb {
73*4882a593Smuzhiyun		#address-cells = <1>;
74*4882a593Smuzhiyun		#size-cells = <0>;
75*4882a593Smuzhiyun		compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
76*4882a593Smuzhiyun		gpr = <&gpr>;
77*4882a593Smuzhiyun		status = "disabled";
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		lvds-channel@0 {
80*4882a593Smuzhiyun			#address-cells = <1>;
81*4882a593Smuzhiyun			#size-cells = <0>;
82*4882a593Smuzhiyun			reg = <0>;
83*4882a593Smuzhiyun			status = "disabled";
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun			port@0 {
86*4882a593Smuzhiyun				reg = <0>;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun				lvds0_mux_0: endpoint {
89*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di0_lvds0>;
90*4882a593Smuzhiyun				};
91*4882a593Smuzhiyun			};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun			port@1 {
94*4882a593Smuzhiyun				reg = <1>;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun				lvds0_mux_1: endpoint {
97*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di1_lvds0>;
98*4882a593Smuzhiyun				};
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		lvds-channel@1 {
103*4882a593Smuzhiyun			#address-cells = <1>;
104*4882a593Smuzhiyun			#size-cells = <0>;
105*4882a593Smuzhiyun			reg = <1>;
106*4882a593Smuzhiyun			status = "disabled";
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun			port@0 {
109*4882a593Smuzhiyun				reg = <0>;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun				lvds1_mux_0: endpoint {
112*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di0_lvds1>;
113*4882a593Smuzhiyun				};
114*4882a593Smuzhiyun			};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun			port@1 {
117*4882a593Smuzhiyun				reg = <1>;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun				lvds1_mux_1: endpoint {
120*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di1_lvds1>;
121*4882a593Smuzhiyun				};
122*4882a593Smuzhiyun			};
123*4882a593Smuzhiyun		};
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	pmu: pmu {
127*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
128*4882a593Smuzhiyun		interrupt-parent = <&gpc>;
129*4882a593Smuzhiyun		interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	usbphynop1: usbphynop1 {
133*4882a593Smuzhiyun		compatible = "usb-nop-xceiv";
134*4882a593Smuzhiyun		#phy-cells = <0>;
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun	usbphynop2: usbphynop2 {
138*4882a593Smuzhiyun		compatible = "usb-nop-xceiv";
139*4882a593Smuzhiyun		#phy-cells = <0>;
140*4882a593Smuzhiyun	};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun	soc {
143*4882a593Smuzhiyun		#address-cells = <1>;
144*4882a593Smuzhiyun		#size-cells = <1>;
145*4882a593Smuzhiyun		compatible = "simple-bus";
146*4882a593Smuzhiyun		interrupt-parent = <&gpc>;
147*4882a593Smuzhiyun		ranges;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		dma_apbh: dma-apbh@110000 {
150*4882a593Smuzhiyun			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
151*4882a593Smuzhiyun			reg = <0x00110000 0x2000>;
152*4882a593Smuzhiyun			interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
153*4882a593Smuzhiyun				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
154*4882a593Smuzhiyun				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
155*4882a593Smuzhiyun				     <0 13 IRQ_TYPE_LEVEL_HIGH>;
156*4882a593Smuzhiyun			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
157*4882a593Smuzhiyun			#dma-cells = <1>;
158*4882a593Smuzhiyun			dma-channels = <4>;
159*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		gpmi: nand-controller@112000 {
163*4882a593Smuzhiyun			compatible = "fsl,imx6q-gpmi-nand";
164*4882a593Smuzhiyun			reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
165*4882a593Smuzhiyun			reg-names = "gpmi-nand", "bch";
166*4882a593Smuzhiyun			interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
167*4882a593Smuzhiyun			interrupt-names = "bch";
168*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
169*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPMI_APB>,
170*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPMI_BCH>,
171*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
172*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_PER1_BCH>;
173*4882a593Smuzhiyun			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
174*4882a593Smuzhiyun				      "gpmi_bch_apb", "per1_bch";
175*4882a593Smuzhiyun			dmas = <&dma_apbh 0>;
176*4882a593Smuzhiyun			dma-names = "rx-tx";
177*4882a593Smuzhiyun			status = "disabled";
178*4882a593Smuzhiyun		};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun		hdmi: hdmi@120000 {
181*4882a593Smuzhiyun			#address-cells = <1>;
182*4882a593Smuzhiyun			#size-cells = <0>;
183*4882a593Smuzhiyun			reg = <0x00120000 0x9000>;
184*4882a593Smuzhiyun			interrupts = <0 115 0x04>;
185*4882a593Smuzhiyun			gpr = <&gpr>;
186*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
187*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_HDMI_ISFR>;
188*4882a593Smuzhiyun			clock-names = "iahb", "isfr";
189*4882a593Smuzhiyun			status = "disabled";
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			port@0 {
192*4882a593Smuzhiyun				reg = <0>;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun				hdmi_mux_0: endpoint {
195*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di0_hdmi>;
196*4882a593Smuzhiyun				};
197*4882a593Smuzhiyun			};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun			port@1 {
200*4882a593Smuzhiyun				reg = <1>;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun				hdmi_mux_1: endpoint {
203*4882a593Smuzhiyun					remote-endpoint = <&ipu1_di1_hdmi>;
204*4882a593Smuzhiyun				};
205*4882a593Smuzhiyun			};
206*4882a593Smuzhiyun		};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun		gpu_3d: gpu@130000 {
209*4882a593Smuzhiyun			compatible = "vivante,gc";
210*4882a593Smuzhiyun			reg = <0x00130000 0x4000>;
211*4882a593Smuzhiyun			interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
212*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_GPU3D_AXI>,
213*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPU3D_CORE>,
214*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPU3D_SHADER>;
215*4882a593Smuzhiyun			clock-names = "bus", "core", "shader";
216*4882a593Smuzhiyun			power-domains = <&pd_pu>;
217*4882a593Smuzhiyun			#cooling-cells = <2>;
218*4882a593Smuzhiyun		};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun		gpu_2d: gpu@134000 {
221*4882a593Smuzhiyun			compatible = "vivante,gc";
222*4882a593Smuzhiyun			reg = <0x00134000 0x4000>;
223*4882a593Smuzhiyun			interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
224*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_GPU2D_AXI>,
225*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_GPU2D_CORE>;
226*4882a593Smuzhiyun			clock-names = "bus", "core";
227*4882a593Smuzhiyun			power-domains = <&pd_pu>;
228*4882a593Smuzhiyun			#cooling-cells = <2>;
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		timer@a00600 {
232*4882a593Smuzhiyun			compatible = "arm,cortex-a9-twd-timer";
233*4882a593Smuzhiyun			reg = <0x00a00600 0x20>;
234*4882a593Smuzhiyun			interrupts = <1 13 0xf01>;
235*4882a593Smuzhiyun			interrupt-parent = <&intc>;
236*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_TWD>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		intc: interrupt-controller@a01000 {
240*4882a593Smuzhiyun			compatible = "arm,cortex-a9-gic";
241*4882a593Smuzhiyun			#interrupt-cells = <3>;
242*4882a593Smuzhiyun			interrupt-controller;
243*4882a593Smuzhiyun			reg = <0x00a01000 0x1000>,
244*4882a593Smuzhiyun			      <0x00a00100 0x100>;
245*4882a593Smuzhiyun			interrupt-parent = <&intc>;
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		L2: cache-controller@a02000 {
249*4882a593Smuzhiyun			compatible = "arm,pl310-cache";
250*4882a593Smuzhiyun			reg = <0x00a02000 0x1000>;
251*4882a593Smuzhiyun			interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
252*4882a593Smuzhiyun			cache-unified;
253*4882a593Smuzhiyun			cache-level = <2>;
254*4882a593Smuzhiyun			arm,tag-latency = <4 2 3>;
255*4882a593Smuzhiyun			arm,data-latency = <4 2 3>;
256*4882a593Smuzhiyun			arm,shared-override;
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		pcie: pcie@1ffc000 {
260*4882a593Smuzhiyun			compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
261*4882a593Smuzhiyun			reg = <0x01ffc000 0x04000>,
262*4882a593Smuzhiyun			      <0x01f00000 0x80000>;
263*4882a593Smuzhiyun			reg-names = "dbi", "config";
264*4882a593Smuzhiyun			#address-cells = <3>;
265*4882a593Smuzhiyun			#size-cells = <2>;
266*4882a593Smuzhiyun			device_type = "pci";
267*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
268*4882a593Smuzhiyun			ranges = <0x81000000 0 0          0x01f80000 0 0x00010000 /* downstream I/O */
269*4882a593Smuzhiyun				  0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
270*4882a593Smuzhiyun			num-lanes = <1>;
271*4882a593Smuzhiyun			num-viewport = <4>;
272*4882a593Smuzhiyun			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
273*4882a593Smuzhiyun			interrupt-names = "msi";
274*4882a593Smuzhiyun			#interrupt-cells = <1>;
275*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0x7>;
276*4882a593Smuzhiyun			interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
277*4882a593Smuzhiyun					<0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
278*4882a593Smuzhiyun					<0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
279*4882a593Smuzhiyun					<0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
280*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
281*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_LVDS1_GATE>,
282*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
283*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus", "pcie_phy";
284*4882a593Smuzhiyun			status = "disabled";
285*4882a593Smuzhiyun		};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun		bus@2000000 { /* AIPS1 */
288*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
289*4882a593Smuzhiyun			#address-cells = <1>;
290*4882a593Smuzhiyun			#size-cells = <1>;
291*4882a593Smuzhiyun			reg = <0x02000000 0x100000>;
292*4882a593Smuzhiyun			ranges;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun			spba-bus@2000000 {
295*4882a593Smuzhiyun				compatible = "fsl,spba-bus", "simple-bus";
296*4882a593Smuzhiyun				#address-cells = <1>;
297*4882a593Smuzhiyun				#size-cells = <1>;
298*4882a593Smuzhiyun				reg = <0x02000000 0x40000>;
299*4882a593Smuzhiyun				ranges;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun				spdif: spdif@2004000 {
302*4882a593Smuzhiyun					compatible = "fsl,imx35-spdif";
303*4882a593Smuzhiyun					reg = <0x02004000 0x4000>;
304*4882a593Smuzhiyun					interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
305*4882a593Smuzhiyun					dmas = <&sdma 14 18 0>,
306*4882a593Smuzhiyun					       <&sdma 15 18 0>;
307*4882a593Smuzhiyun					dma-names = "rx", "tx";
308*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_SPDIF_GCLK>, <&clks IMX6QDL_CLK_OSC>,
309*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_ASRC>,
310*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_ESAI_EXTAL>,
311*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_IPG>, <&clks IMX6QDL_CLK_DUMMY>,
312*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_SPBA>;
313*4882a593Smuzhiyun					clock-names = "core",  "rxtx0",
314*4882a593Smuzhiyun						      "rxtx1", "rxtx2",
315*4882a593Smuzhiyun						      "rxtx3", "rxtx4",
316*4882a593Smuzhiyun						      "rxtx5", "rxtx6",
317*4882a593Smuzhiyun						      "rxtx7", "spba";
318*4882a593Smuzhiyun					status = "disabled";
319*4882a593Smuzhiyun				};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun				ecspi1: spi@2008000 {
322*4882a593Smuzhiyun					#address-cells = <1>;
323*4882a593Smuzhiyun					#size-cells = <0>;
324*4882a593Smuzhiyun					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
325*4882a593Smuzhiyun					reg = <0x02008000 0x4000>;
326*4882a593Smuzhiyun					interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
327*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ECSPI1>,
328*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ECSPI1>;
329*4882a593Smuzhiyun					clock-names = "ipg", "per";
330*4882a593Smuzhiyun					dmas = <&sdma 3 8 1>, <&sdma 4 8 2>;
331*4882a593Smuzhiyun					dma-names = "rx", "tx";
332*4882a593Smuzhiyun					status = "disabled";
333*4882a593Smuzhiyun				};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun				ecspi2: spi@200c000 {
336*4882a593Smuzhiyun					#address-cells = <1>;
337*4882a593Smuzhiyun					#size-cells = <0>;
338*4882a593Smuzhiyun					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
339*4882a593Smuzhiyun					reg = <0x0200c000 0x4000>;
340*4882a593Smuzhiyun					interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
341*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ECSPI2>,
342*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ECSPI2>;
343*4882a593Smuzhiyun					clock-names = "ipg", "per";
344*4882a593Smuzhiyun					dmas = <&sdma 5 8 1>, <&sdma 6 8 2>;
345*4882a593Smuzhiyun					dma-names = "rx", "tx";
346*4882a593Smuzhiyun					status = "disabled";
347*4882a593Smuzhiyun				};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun				ecspi3: spi@2010000 {
350*4882a593Smuzhiyun					#address-cells = <1>;
351*4882a593Smuzhiyun					#size-cells = <0>;
352*4882a593Smuzhiyun					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
353*4882a593Smuzhiyun					reg = <0x02010000 0x4000>;
354*4882a593Smuzhiyun					interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
355*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ECSPI3>,
356*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ECSPI3>;
357*4882a593Smuzhiyun					clock-names = "ipg", "per";
358*4882a593Smuzhiyun					dmas = <&sdma 7 8 1>, <&sdma 8 8 2>;
359*4882a593Smuzhiyun					dma-names = "rx", "tx";
360*4882a593Smuzhiyun					status = "disabled";
361*4882a593Smuzhiyun				};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun				ecspi4: spi@2014000 {
364*4882a593Smuzhiyun					#address-cells = <1>;
365*4882a593Smuzhiyun					#size-cells = <0>;
366*4882a593Smuzhiyun					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
367*4882a593Smuzhiyun					reg = <0x02014000 0x4000>;
368*4882a593Smuzhiyun					interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
369*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ECSPI4>,
370*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ECSPI4>;
371*4882a593Smuzhiyun					clock-names = "ipg", "per";
372*4882a593Smuzhiyun					dmas = <&sdma 9 8 1>, <&sdma 10 8 2>;
373*4882a593Smuzhiyun					dma-names = "rx", "tx";
374*4882a593Smuzhiyun					status = "disabled";
375*4882a593Smuzhiyun				};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun				uart1: serial@2020000 {
378*4882a593Smuzhiyun					compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
379*4882a593Smuzhiyun					reg = <0x02020000 0x4000>;
380*4882a593Smuzhiyun					interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
381*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_UART_IPG>,
382*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_UART_SERIAL>;
383*4882a593Smuzhiyun					clock-names = "ipg", "per";
384*4882a593Smuzhiyun					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
385*4882a593Smuzhiyun					dma-names = "rx", "tx";
386*4882a593Smuzhiyun					status = "disabled";
387*4882a593Smuzhiyun				};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun				esai: esai@2024000 {
390*4882a593Smuzhiyun					#sound-dai-cells = <0>;
391*4882a593Smuzhiyun					compatible = "fsl,imx35-esai";
392*4882a593Smuzhiyun					reg = <0x02024000 0x4000>;
393*4882a593Smuzhiyun					interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
394*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ESAI_IPG>,
395*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ESAI_MEM>,
396*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ESAI_EXTAL>,
397*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_ESAI_IPG>,
398*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_SPBA>;
399*4882a593Smuzhiyun					clock-names = "core", "mem", "extal", "fsys", "spba";
400*4882a593Smuzhiyun					dmas = <&sdma 23 21 0>, <&sdma 24 21 0>;
401*4882a593Smuzhiyun					dma-names = "rx", "tx";
402*4882a593Smuzhiyun					status = "disabled";
403*4882a593Smuzhiyun				};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun				ssi1: ssi@2028000 {
406*4882a593Smuzhiyun					#sound-dai-cells = <0>;
407*4882a593Smuzhiyun					compatible = "fsl,imx6q-ssi",
408*4882a593Smuzhiyun							"fsl,imx51-ssi";
409*4882a593Smuzhiyun					reg = <0x02028000 0x4000>;
410*4882a593Smuzhiyun					interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
411*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
412*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_SSI1>;
413*4882a593Smuzhiyun					clock-names = "ipg", "baud";
414*4882a593Smuzhiyun					dmas = <&sdma 37 1 0>,
415*4882a593Smuzhiyun					       <&sdma 38 1 0>;
416*4882a593Smuzhiyun					dma-names = "rx", "tx";
417*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
418*4882a593Smuzhiyun					status = "disabled";
419*4882a593Smuzhiyun				};
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun				ssi2: ssi@202c000 {
422*4882a593Smuzhiyun					#sound-dai-cells = <0>;
423*4882a593Smuzhiyun					compatible = "fsl,imx6q-ssi",
424*4882a593Smuzhiyun							"fsl,imx51-ssi";
425*4882a593Smuzhiyun					reg = <0x0202c000 0x4000>;
426*4882a593Smuzhiyun					interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
427*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
428*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_SSI2>;
429*4882a593Smuzhiyun					clock-names = "ipg", "baud";
430*4882a593Smuzhiyun					dmas = <&sdma 41 1 0>,
431*4882a593Smuzhiyun					       <&sdma 42 1 0>;
432*4882a593Smuzhiyun					dma-names = "rx", "tx";
433*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
434*4882a593Smuzhiyun					status = "disabled";
435*4882a593Smuzhiyun				};
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun				ssi3: ssi@2030000 {
438*4882a593Smuzhiyun					#sound-dai-cells = <0>;
439*4882a593Smuzhiyun					compatible = "fsl,imx6q-ssi",
440*4882a593Smuzhiyun							"fsl,imx51-ssi";
441*4882a593Smuzhiyun					reg = <0x02030000 0x4000>;
442*4882a593Smuzhiyun					interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
443*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
444*4882a593Smuzhiyun						 <&clks IMX6QDL_CLK_SSI3>;
445*4882a593Smuzhiyun					clock-names = "ipg", "baud";
446*4882a593Smuzhiyun					dmas = <&sdma 45 1 0>,
447*4882a593Smuzhiyun					       <&sdma 46 1 0>;
448*4882a593Smuzhiyun					dma-names = "rx", "tx";
449*4882a593Smuzhiyun					fsl,fifo-depth = <15>;
450*4882a593Smuzhiyun					status = "disabled";
451*4882a593Smuzhiyun				};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun				asrc: asrc@2034000 {
454*4882a593Smuzhiyun					compatible = "fsl,imx53-asrc";
455*4882a593Smuzhiyun					reg = <0x02034000 0x4000>;
456*4882a593Smuzhiyun					interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
457*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_ASRC_IPG>,
458*4882a593Smuzhiyun						<&clks IMX6QDL_CLK_ASRC_MEM>, <&clks 0>,
459*4882a593Smuzhiyun						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
460*4882a593Smuzhiyun						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
461*4882a593Smuzhiyun						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
462*4882a593Smuzhiyun						<&clks IMX6QDL_CLK_ASRC>, <&clks 0>, <&clks 0>,
463*4882a593Smuzhiyun						<&clks IMX6QDL_CLK_SPBA>;
464*4882a593Smuzhiyun					clock-names = "mem", "ipg", "asrck_0",
465*4882a593Smuzhiyun						"asrck_1", "asrck_2", "asrck_3", "asrck_4",
466*4882a593Smuzhiyun						"asrck_5", "asrck_6", "asrck_7", "asrck_8",
467*4882a593Smuzhiyun						"asrck_9", "asrck_a", "asrck_b", "asrck_c",
468*4882a593Smuzhiyun						"asrck_d", "asrck_e", "asrck_f", "spba";
469*4882a593Smuzhiyun					dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>,
470*4882a593Smuzhiyun						<&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>;
471*4882a593Smuzhiyun					dma-names = "rxa", "rxb", "rxc",
472*4882a593Smuzhiyun							"txa", "txb", "txc";
473*4882a593Smuzhiyun					fsl,asrc-rate  = <48000>;
474*4882a593Smuzhiyun					fsl,asrc-width = <16>;
475*4882a593Smuzhiyun					status = "okay";
476*4882a593Smuzhiyun				};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun				spba@203c000 {
479*4882a593Smuzhiyun					reg = <0x0203c000 0x4000>;
480*4882a593Smuzhiyun				};
481*4882a593Smuzhiyun			};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun			vpu: vpu@2040000 {
484*4882a593Smuzhiyun				compatible = "cnm,coda960";
485*4882a593Smuzhiyun				reg = <0x02040000 0x3c000>;
486*4882a593Smuzhiyun				interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
487*4882a593Smuzhiyun					     <0 3 IRQ_TYPE_LEVEL_HIGH>;
488*4882a593Smuzhiyun				interrupt-names = "bit", "jpeg";
489*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
490*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
491*4882a593Smuzhiyun				clock-names = "per", "ahb";
492*4882a593Smuzhiyun				power-domains = <&pd_pu>;
493*4882a593Smuzhiyun				resets = <&src 1>;
494*4882a593Smuzhiyun				iram = <&ocram>;
495*4882a593Smuzhiyun			};
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun			aipstz@207c000 { /* AIPSTZ1 */
498*4882a593Smuzhiyun				reg = <0x0207c000 0x4000>;
499*4882a593Smuzhiyun			};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun			pwm1: pwm@2080000 {
502*4882a593Smuzhiyun				#pwm-cells = <3>;
503*4882a593Smuzhiyun				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
504*4882a593Smuzhiyun				reg = <0x02080000 0x4000>;
505*4882a593Smuzhiyun				interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
506*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>,
507*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_PWM1>;
508*4882a593Smuzhiyun				clock-names = "ipg", "per";
509*4882a593Smuzhiyun				status = "disabled";
510*4882a593Smuzhiyun			};
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun			pwm2: pwm@2084000 {
513*4882a593Smuzhiyun				#pwm-cells = <3>;
514*4882a593Smuzhiyun				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
515*4882a593Smuzhiyun				reg = <0x02084000 0x4000>;
516*4882a593Smuzhiyun				interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
517*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>,
518*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_PWM2>;
519*4882a593Smuzhiyun				clock-names = "ipg", "per";
520*4882a593Smuzhiyun				status = "disabled";
521*4882a593Smuzhiyun			};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun			pwm3: pwm@2088000 {
524*4882a593Smuzhiyun				#pwm-cells = <3>;
525*4882a593Smuzhiyun				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
526*4882a593Smuzhiyun				reg = <0x02088000 0x4000>;
527*4882a593Smuzhiyun				interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
528*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>,
529*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_PWM3>;
530*4882a593Smuzhiyun				clock-names = "ipg", "per";
531*4882a593Smuzhiyun				status = "disabled";
532*4882a593Smuzhiyun			};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun			pwm4: pwm@208c000 {
535*4882a593Smuzhiyun				#pwm-cells = <3>;
536*4882a593Smuzhiyun				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
537*4882a593Smuzhiyun				reg = <0x0208c000 0x4000>;
538*4882a593Smuzhiyun				interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
539*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>,
540*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_PWM4>;
541*4882a593Smuzhiyun				clock-names = "ipg", "per";
542*4882a593Smuzhiyun				status = "disabled";
543*4882a593Smuzhiyun			};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun			can1: flexcan@2090000 {
546*4882a593Smuzhiyun				compatible = "fsl,imx6q-flexcan";
547*4882a593Smuzhiyun				reg = <0x02090000 0x4000>;
548*4882a593Smuzhiyun				interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
549*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
550*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
551*4882a593Smuzhiyun				clock-names = "ipg", "per";
552*4882a593Smuzhiyun				fsl,stop-mode = <&gpr 0x34 28 0x10 17>;
553*4882a593Smuzhiyun				status = "disabled";
554*4882a593Smuzhiyun			};
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun			can2: flexcan@2094000 {
557*4882a593Smuzhiyun				compatible = "fsl,imx6q-flexcan";
558*4882a593Smuzhiyun				reg = <0x02094000 0x4000>;
559*4882a593Smuzhiyun				interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
560*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
561*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
562*4882a593Smuzhiyun				clock-names = "ipg", "per";
563*4882a593Smuzhiyun				fsl,stop-mode = <&gpr 0x34 29 0x10 18>;
564*4882a593Smuzhiyun				status = "disabled";
565*4882a593Smuzhiyun			};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun			gpt: timer@2098000 {
568*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
569*4882a593Smuzhiyun				reg = <0x02098000 0x4000>;
570*4882a593Smuzhiyun				interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
571*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
572*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
573*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_GPT_3M>;
574*4882a593Smuzhiyun				clock-names = "ipg", "per", "osc_per";
575*4882a593Smuzhiyun			};
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun			gpio1: gpio@209c000 {
578*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
579*4882a593Smuzhiyun				reg = <0x0209c000 0x4000>;
580*4882a593Smuzhiyun				interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
581*4882a593Smuzhiyun					     <0 67 IRQ_TYPE_LEVEL_HIGH>;
582*4882a593Smuzhiyun				gpio-controller;
583*4882a593Smuzhiyun				#gpio-cells = <2>;
584*4882a593Smuzhiyun				interrupt-controller;
585*4882a593Smuzhiyun				#interrupt-cells = <2>;
586*4882a593Smuzhiyun			};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun			gpio2: gpio@20a0000 {
589*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
590*4882a593Smuzhiyun				reg = <0x020a0000 0x4000>;
591*4882a593Smuzhiyun				interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
592*4882a593Smuzhiyun					     <0 69 IRQ_TYPE_LEVEL_HIGH>;
593*4882a593Smuzhiyun				gpio-controller;
594*4882a593Smuzhiyun				#gpio-cells = <2>;
595*4882a593Smuzhiyun				interrupt-controller;
596*4882a593Smuzhiyun				#interrupt-cells = <2>;
597*4882a593Smuzhiyun			};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun			gpio3: gpio@20a4000 {
600*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
601*4882a593Smuzhiyun				reg = <0x020a4000 0x4000>;
602*4882a593Smuzhiyun				interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
603*4882a593Smuzhiyun					     <0 71 IRQ_TYPE_LEVEL_HIGH>;
604*4882a593Smuzhiyun				gpio-controller;
605*4882a593Smuzhiyun				#gpio-cells = <2>;
606*4882a593Smuzhiyun				interrupt-controller;
607*4882a593Smuzhiyun				#interrupt-cells = <2>;
608*4882a593Smuzhiyun			};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun			gpio4: gpio@20a8000 {
611*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
612*4882a593Smuzhiyun				reg = <0x020a8000 0x4000>;
613*4882a593Smuzhiyun				interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
614*4882a593Smuzhiyun					     <0 73 IRQ_TYPE_LEVEL_HIGH>;
615*4882a593Smuzhiyun				gpio-controller;
616*4882a593Smuzhiyun				#gpio-cells = <2>;
617*4882a593Smuzhiyun				interrupt-controller;
618*4882a593Smuzhiyun				#interrupt-cells = <2>;
619*4882a593Smuzhiyun			};
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun			gpio5: gpio@20ac000 {
622*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
623*4882a593Smuzhiyun				reg = <0x020ac000 0x4000>;
624*4882a593Smuzhiyun				interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
625*4882a593Smuzhiyun					     <0 75 IRQ_TYPE_LEVEL_HIGH>;
626*4882a593Smuzhiyun				gpio-controller;
627*4882a593Smuzhiyun				#gpio-cells = <2>;
628*4882a593Smuzhiyun				interrupt-controller;
629*4882a593Smuzhiyun				#interrupt-cells = <2>;
630*4882a593Smuzhiyun			};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun			gpio6: gpio@20b0000 {
633*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
634*4882a593Smuzhiyun				reg = <0x020b0000 0x4000>;
635*4882a593Smuzhiyun				interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
636*4882a593Smuzhiyun					     <0 77 IRQ_TYPE_LEVEL_HIGH>;
637*4882a593Smuzhiyun				gpio-controller;
638*4882a593Smuzhiyun				#gpio-cells = <2>;
639*4882a593Smuzhiyun				interrupt-controller;
640*4882a593Smuzhiyun				#interrupt-cells = <2>;
641*4882a593Smuzhiyun			};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun			gpio7: gpio@20b4000 {
644*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
645*4882a593Smuzhiyun				reg = <0x020b4000 0x4000>;
646*4882a593Smuzhiyun				interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
647*4882a593Smuzhiyun					     <0 79 IRQ_TYPE_LEVEL_HIGH>;
648*4882a593Smuzhiyun				gpio-controller;
649*4882a593Smuzhiyun				#gpio-cells = <2>;
650*4882a593Smuzhiyun				interrupt-controller;
651*4882a593Smuzhiyun				#interrupt-cells = <2>;
652*4882a593Smuzhiyun			};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun			kpp: keypad@20b8000 {
655*4882a593Smuzhiyun				compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
656*4882a593Smuzhiyun				reg = <0x020b8000 0x4000>;
657*4882a593Smuzhiyun				interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
658*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>;
659*4882a593Smuzhiyun				status = "disabled";
660*4882a593Smuzhiyun			};
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun			wdog1: watchdog@20bc000 {
663*4882a593Smuzhiyun				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
664*4882a593Smuzhiyun				reg = <0x020bc000 0x4000>;
665*4882a593Smuzhiyun				interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
666*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>;
667*4882a593Smuzhiyun			};
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun			wdog2: watchdog@20c0000 {
670*4882a593Smuzhiyun				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
671*4882a593Smuzhiyun				reg = <0x020c0000 0x4000>;
672*4882a593Smuzhiyun				interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
673*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>;
674*4882a593Smuzhiyun				status = "disabled";
675*4882a593Smuzhiyun			};
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun			clks: clock-controller@20c4000 {
678*4882a593Smuzhiyun				compatible = "fsl,imx6q-ccm";
679*4882a593Smuzhiyun				reg = <0x020c4000 0x4000>;
680*4882a593Smuzhiyun				interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
681*4882a593Smuzhiyun					     <0 88 IRQ_TYPE_LEVEL_HIGH>;
682*4882a593Smuzhiyun				#clock-cells = <1>;
683*4882a593Smuzhiyun			};
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun			anatop: anatop@20c8000 {
686*4882a593Smuzhiyun				compatible = "fsl,imx6q-anatop", "syscon", "simple-mfd";
687*4882a593Smuzhiyun				reg = <0x020c8000 0x1000>;
688*4882a593Smuzhiyun				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
689*4882a593Smuzhiyun					     <0 54 IRQ_TYPE_LEVEL_HIGH>,
690*4882a593Smuzhiyun					     <0 127 IRQ_TYPE_LEVEL_HIGH>;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun				reg_vdd1p1: regulator-1p1 {
693*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
694*4882a593Smuzhiyun					regulator-name = "vdd1p1";
695*4882a593Smuzhiyun					regulator-min-microvolt = <1000000>;
696*4882a593Smuzhiyun					regulator-max-microvolt = <1200000>;
697*4882a593Smuzhiyun					regulator-always-on;
698*4882a593Smuzhiyun					anatop-reg-offset = <0x110>;
699*4882a593Smuzhiyun					anatop-vol-bit-shift = <8>;
700*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
701*4882a593Smuzhiyun					anatop-min-bit-val = <4>;
702*4882a593Smuzhiyun					anatop-min-voltage = <800000>;
703*4882a593Smuzhiyun					anatop-max-voltage = <1375000>;
704*4882a593Smuzhiyun					anatop-enable-bit = <0>;
705*4882a593Smuzhiyun				};
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun				reg_vdd3p0: regulator-3p0 {
708*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
709*4882a593Smuzhiyun					regulator-name = "vdd3p0";
710*4882a593Smuzhiyun					regulator-min-microvolt = <2800000>;
711*4882a593Smuzhiyun					regulator-max-microvolt = <3150000>;
712*4882a593Smuzhiyun					regulator-always-on;
713*4882a593Smuzhiyun					anatop-reg-offset = <0x120>;
714*4882a593Smuzhiyun					anatop-vol-bit-shift = <8>;
715*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
716*4882a593Smuzhiyun					anatop-min-bit-val = <0>;
717*4882a593Smuzhiyun					anatop-min-voltage = <2625000>;
718*4882a593Smuzhiyun					anatop-max-voltage = <3400000>;
719*4882a593Smuzhiyun					anatop-enable-bit = <0>;
720*4882a593Smuzhiyun				};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun				reg_vdd2p5: regulator-2p5 {
723*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
724*4882a593Smuzhiyun					regulator-name = "vdd2p5";
725*4882a593Smuzhiyun					regulator-min-microvolt = <2250000>;
726*4882a593Smuzhiyun					regulator-max-microvolt = <2750000>;
727*4882a593Smuzhiyun					regulator-always-on;
728*4882a593Smuzhiyun					anatop-reg-offset = <0x130>;
729*4882a593Smuzhiyun					anatop-vol-bit-shift = <8>;
730*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
731*4882a593Smuzhiyun					anatop-min-bit-val = <0>;
732*4882a593Smuzhiyun					anatop-min-voltage = <2100000>;
733*4882a593Smuzhiyun					anatop-max-voltage = <2875000>;
734*4882a593Smuzhiyun					anatop-enable-bit = <0>;
735*4882a593Smuzhiyun				};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun				reg_arm: regulator-vddcore {
738*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
739*4882a593Smuzhiyun					regulator-name = "vddarm";
740*4882a593Smuzhiyun					regulator-min-microvolt = <725000>;
741*4882a593Smuzhiyun					regulator-max-microvolt = <1450000>;
742*4882a593Smuzhiyun					regulator-always-on;
743*4882a593Smuzhiyun					anatop-reg-offset = <0x140>;
744*4882a593Smuzhiyun					anatop-vol-bit-shift = <0>;
745*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
746*4882a593Smuzhiyun					anatop-delay-reg-offset = <0x170>;
747*4882a593Smuzhiyun					anatop-delay-bit-shift = <24>;
748*4882a593Smuzhiyun					anatop-delay-bit-width = <2>;
749*4882a593Smuzhiyun					anatop-min-bit-val = <1>;
750*4882a593Smuzhiyun					anatop-min-voltage = <725000>;
751*4882a593Smuzhiyun					anatop-max-voltage = <1450000>;
752*4882a593Smuzhiyun				};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun				reg_pu: regulator-vddpu {
755*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
756*4882a593Smuzhiyun					regulator-name = "vddpu";
757*4882a593Smuzhiyun					regulator-min-microvolt = <725000>;
758*4882a593Smuzhiyun					regulator-max-microvolt = <1450000>;
759*4882a593Smuzhiyun					regulator-enable-ramp-delay = <380>;
760*4882a593Smuzhiyun					anatop-reg-offset = <0x140>;
761*4882a593Smuzhiyun					anatop-vol-bit-shift = <9>;
762*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
763*4882a593Smuzhiyun					anatop-delay-reg-offset = <0x170>;
764*4882a593Smuzhiyun					anatop-delay-bit-shift = <26>;
765*4882a593Smuzhiyun					anatop-delay-bit-width = <2>;
766*4882a593Smuzhiyun					anatop-min-bit-val = <1>;
767*4882a593Smuzhiyun					anatop-min-voltage = <725000>;
768*4882a593Smuzhiyun					anatop-max-voltage = <1450000>;
769*4882a593Smuzhiyun				};
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun				reg_soc: regulator-vddsoc {
772*4882a593Smuzhiyun					compatible = "fsl,anatop-regulator";
773*4882a593Smuzhiyun					regulator-name = "vddsoc";
774*4882a593Smuzhiyun					regulator-min-microvolt = <725000>;
775*4882a593Smuzhiyun					regulator-max-microvolt = <1450000>;
776*4882a593Smuzhiyun					regulator-always-on;
777*4882a593Smuzhiyun					anatop-reg-offset = <0x140>;
778*4882a593Smuzhiyun					anatop-vol-bit-shift = <18>;
779*4882a593Smuzhiyun					anatop-vol-bit-width = <5>;
780*4882a593Smuzhiyun					anatop-delay-reg-offset = <0x170>;
781*4882a593Smuzhiyun					anatop-delay-bit-shift = <28>;
782*4882a593Smuzhiyun					anatop-delay-bit-width = <2>;
783*4882a593Smuzhiyun					anatop-min-bit-val = <1>;
784*4882a593Smuzhiyun					anatop-min-voltage = <725000>;
785*4882a593Smuzhiyun					anatop-max-voltage = <1450000>;
786*4882a593Smuzhiyun				};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun				tempmon: tempmon {
789*4882a593Smuzhiyun					compatible = "fsl,imx6q-tempmon";
790*4882a593Smuzhiyun					interrupt-parent = <&gpc>;
791*4882a593Smuzhiyun					interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
792*4882a593Smuzhiyun					fsl,tempmon = <&anatop>;
793*4882a593Smuzhiyun					nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
794*4882a593Smuzhiyun					nvmem-cell-names = "calib", "temp_grade";
795*4882a593Smuzhiyun					clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
796*4882a593Smuzhiyun					#thermal-sensor-cells = <0>;
797*4882a593Smuzhiyun				};
798*4882a593Smuzhiyun			};
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun			usbphy1: usbphy@20c9000 {
801*4882a593Smuzhiyun				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
802*4882a593Smuzhiyun				reg = <0x020c9000 0x1000>;
803*4882a593Smuzhiyun				interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
804*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBPHY1>;
805*4882a593Smuzhiyun				fsl,anatop = <&anatop>;
806*4882a593Smuzhiyun			};
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun			usbphy2: usbphy@20ca000 {
809*4882a593Smuzhiyun				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
810*4882a593Smuzhiyun				reg = <0x020ca000 0x1000>;
811*4882a593Smuzhiyun				interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
812*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBPHY2>;
813*4882a593Smuzhiyun				fsl,anatop = <&anatop>;
814*4882a593Smuzhiyun			};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun			snvs: snvs@20cc000 {
817*4882a593Smuzhiyun				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
818*4882a593Smuzhiyun				reg = <0x020cc000 0x4000>;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun				snvs_rtc: snvs-rtc-lp {
821*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-mon-rtc-lp";
822*4882a593Smuzhiyun					regmap = <&snvs>;
823*4882a593Smuzhiyun					offset = <0x34>;
824*4882a593Smuzhiyun					interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
825*4882a593Smuzhiyun						     <0 20 IRQ_TYPE_LEVEL_HIGH>;
826*4882a593Smuzhiyun				};
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun				snvs_poweroff: snvs-poweroff {
829*4882a593Smuzhiyun					compatible = "syscon-poweroff";
830*4882a593Smuzhiyun					regmap = <&snvs>;
831*4882a593Smuzhiyun					offset = <0x38>;
832*4882a593Smuzhiyun					value = <0x60>;
833*4882a593Smuzhiyun					mask = <0x60>;
834*4882a593Smuzhiyun					status = "disabled";
835*4882a593Smuzhiyun				};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun				snvs_pwrkey: snvs-powerkey {
838*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-pwrkey";
839*4882a593Smuzhiyun					regmap = <&snvs>;
840*4882a593Smuzhiyun					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
841*4882a593Smuzhiyun					linux,keycode = <KEY_POWER>;
842*4882a593Smuzhiyun					wakeup-source;
843*4882a593Smuzhiyun					status = "disabled";
844*4882a593Smuzhiyun				};
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun				snvs_lpgpr: snvs-lpgpr {
847*4882a593Smuzhiyun					compatible = "fsl,imx6q-snvs-lpgpr";
848*4882a593Smuzhiyun				};
849*4882a593Smuzhiyun			};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun			epit1: epit@20d0000 { /* EPIT1 */
852*4882a593Smuzhiyun				reg = <0x020d0000 0x4000>;
853*4882a593Smuzhiyun				interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
854*4882a593Smuzhiyun			};
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun			epit2: epit@20d4000 { /* EPIT2 */
857*4882a593Smuzhiyun				reg = <0x020d4000 0x4000>;
858*4882a593Smuzhiyun				interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
859*4882a593Smuzhiyun			};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun			src: reset-controller@20d8000 {
862*4882a593Smuzhiyun				compatible = "fsl,imx6q-src", "fsl,imx51-src";
863*4882a593Smuzhiyun				reg = <0x020d8000 0x4000>;
864*4882a593Smuzhiyun				interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
865*4882a593Smuzhiyun					     <0 96 IRQ_TYPE_LEVEL_HIGH>;
866*4882a593Smuzhiyun				#reset-cells = <1>;
867*4882a593Smuzhiyun			};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun			gpc: gpc@20dc000 {
870*4882a593Smuzhiyun				compatible = "fsl,imx6q-gpc";
871*4882a593Smuzhiyun				reg = <0x020dc000 0x4000>;
872*4882a593Smuzhiyun				interrupt-controller;
873*4882a593Smuzhiyun				#interrupt-cells = <3>;
874*4882a593Smuzhiyun				interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
875*4882a593Smuzhiyun				interrupt-parent = <&intc>;
876*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>;
877*4882a593Smuzhiyun				clock-names = "ipg";
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun				pgc {
880*4882a593Smuzhiyun					#address-cells = <1>;
881*4882a593Smuzhiyun					#size-cells = <0>;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun					power-domain@0 {
884*4882a593Smuzhiyun						reg = <0>;
885*4882a593Smuzhiyun						#power-domain-cells = <0>;
886*4882a593Smuzhiyun					};
887*4882a593Smuzhiyun					pd_pu: power-domain@1 {
888*4882a593Smuzhiyun						reg = <1>;
889*4882a593Smuzhiyun						#power-domain-cells = <0>;
890*4882a593Smuzhiyun						power-supply = <&reg_pu>;
891*4882a593Smuzhiyun						clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
892*4882a593Smuzhiyun						         <&clks IMX6QDL_CLK_GPU3D_SHADER>,
893*4882a593Smuzhiyun						         <&clks IMX6QDL_CLK_GPU2D_CORE>,
894*4882a593Smuzhiyun						         <&clks IMX6QDL_CLK_GPU2D_AXI>,
895*4882a593Smuzhiyun						         <&clks IMX6QDL_CLK_OPENVG_AXI>,
896*4882a593Smuzhiyun						         <&clks IMX6QDL_CLK_VPU_AXI>;
897*4882a593Smuzhiyun					};
898*4882a593Smuzhiyun				};
899*4882a593Smuzhiyun			};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun			gpr: iomuxc-gpr@20e0000 {
902*4882a593Smuzhiyun				compatible = "fsl,imx6q-iomuxc-gpr", "syscon", "simple-mfd";
903*4882a593Smuzhiyun				reg = <0x20e0000 0x38>;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun				mux: mux-controller {
906*4882a593Smuzhiyun					compatible = "mmio-mux";
907*4882a593Smuzhiyun					#mux-control-cells = <1>;
908*4882a593Smuzhiyun				};
909*4882a593Smuzhiyun			};
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun			iomuxc: pinctrl@20e0000 {
912*4882a593Smuzhiyun				compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
913*4882a593Smuzhiyun				reg = <0x20e0000 0x4000>;
914*4882a593Smuzhiyun			};
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun			dcic1: dcic@20e4000 {
917*4882a593Smuzhiyun				reg = <0x020e4000 0x4000>;
918*4882a593Smuzhiyun				interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
919*4882a593Smuzhiyun			};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun			dcic2: dcic@20e8000 {
922*4882a593Smuzhiyun				reg = <0x020e8000 0x4000>;
923*4882a593Smuzhiyun				interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
924*4882a593Smuzhiyun			};
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun			sdma: sdma@20ec000 {
927*4882a593Smuzhiyun				compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
928*4882a593Smuzhiyun				reg = <0x020ec000 0x4000>;
929*4882a593Smuzhiyun				interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
930*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IPG>,
931*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_SDMA>;
932*4882a593Smuzhiyun				clock-names = "ipg", "ahb";
933*4882a593Smuzhiyun				#dma-cells = <3>;
934*4882a593Smuzhiyun				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
935*4882a593Smuzhiyun			};
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun		bus@2100000 { /* AIPS2 */
939*4882a593Smuzhiyun			compatible = "fsl,aips-bus", "simple-bus";
940*4882a593Smuzhiyun			#address-cells = <1>;
941*4882a593Smuzhiyun			#size-cells = <1>;
942*4882a593Smuzhiyun			reg = <0x02100000 0x100000>;
943*4882a593Smuzhiyun			ranges;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun			crypto: crypto@2100000 {
946*4882a593Smuzhiyun				compatible = "fsl,sec-v4.0";
947*4882a593Smuzhiyun				#address-cells = <1>;
948*4882a593Smuzhiyun				#size-cells = <1>;
949*4882a593Smuzhiyun				reg = <0x2100000 0x10000>;
950*4882a593Smuzhiyun				ranges = <0 0x2100000 0x10000>;
951*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_CAAM_MEM>,
952*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_CAAM_ACLK>,
953*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_CAAM_IPG>,
954*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_EIM_SLOW>;
955*4882a593Smuzhiyun				clock-names = "mem", "aclk", "ipg", "emi_slow";
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun				sec_jr0: jr@1000 {
958*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-job-ring";
959*4882a593Smuzhiyun					reg = <0x1000 0x1000>;
960*4882a593Smuzhiyun					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
961*4882a593Smuzhiyun				};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun				sec_jr1: jr@2000 {
964*4882a593Smuzhiyun					compatible = "fsl,sec-v4.0-job-ring";
965*4882a593Smuzhiyun					reg = <0x2000 0x1000>;
966*4882a593Smuzhiyun					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
967*4882a593Smuzhiyun				};
968*4882a593Smuzhiyun			};
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun			aipstz@217c000 { /* AIPSTZ2 */
971*4882a593Smuzhiyun				reg = <0x0217c000 0x4000>;
972*4882a593Smuzhiyun			};
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun			usbotg: usb@2184000 {
975*4882a593Smuzhiyun				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
976*4882a593Smuzhiyun				reg = <0x02184000 0x200>;
977*4882a593Smuzhiyun				interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
978*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBOH3>;
979*4882a593Smuzhiyun				fsl,usbphy = <&usbphy1>;
980*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 0>;
981*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
982*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
983*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
984*4882a593Smuzhiyun				status = "disabled";
985*4882a593Smuzhiyun			};
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun			usbh1: usb@2184200 {
988*4882a593Smuzhiyun				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
989*4882a593Smuzhiyun				reg = <0x02184200 0x200>;
990*4882a593Smuzhiyun				interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
991*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBOH3>;
992*4882a593Smuzhiyun				fsl,usbphy = <&usbphy2>;
993*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 1>;
994*4882a593Smuzhiyun				dr_mode = "host";
995*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
996*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
997*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
998*4882a593Smuzhiyun				status = "disabled";
999*4882a593Smuzhiyun			};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun			usbh2: usb@2184400 {
1002*4882a593Smuzhiyun				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
1003*4882a593Smuzhiyun				reg = <0x02184400 0x200>;
1004*4882a593Smuzhiyun				interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
1005*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBOH3>;
1006*4882a593Smuzhiyun				fsl,usbphy = <&usbphynop1>;
1007*4882a593Smuzhiyun				phy_type = "hsic";
1008*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 2>;
1009*4882a593Smuzhiyun				dr_mode = "host";
1010*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
1011*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
1012*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
1013*4882a593Smuzhiyun				status = "disabled";
1014*4882a593Smuzhiyun			};
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun			usbh3: usb@2184600 {
1017*4882a593Smuzhiyun				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
1018*4882a593Smuzhiyun				reg = <0x02184600 0x200>;
1019*4882a593Smuzhiyun				interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
1020*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBOH3>;
1021*4882a593Smuzhiyun				fsl,usbphy = <&usbphynop2>;
1022*4882a593Smuzhiyun				phy_type = "hsic";
1023*4882a593Smuzhiyun				fsl,usbmisc = <&usbmisc 3>;
1024*4882a593Smuzhiyun				dr_mode = "host";
1025*4882a593Smuzhiyun				ahb-burst-config = <0x0>;
1026*4882a593Smuzhiyun				tx-burst-size-dword = <0x10>;
1027*4882a593Smuzhiyun				rx-burst-size-dword = <0x10>;
1028*4882a593Smuzhiyun				status = "disabled";
1029*4882a593Smuzhiyun			};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun			usbmisc: usbmisc@2184800 {
1032*4882a593Smuzhiyun				#index-cells = <1>;
1033*4882a593Smuzhiyun				compatible = "fsl,imx6q-usbmisc";
1034*4882a593Smuzhiyun				reg = <0x02184800 0x200>;
1035*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USBOH3>;
1036*4882a593Smuzhiyun			};
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun			fec: ethernet@2188000 {
1039*4882a593Smuzhiyun				compatible = "fsl,imx6q-fec";
1040*4882a593Smuzhiyun				reg = <0x02188000 0x4000>;
1041*4882a593Smuzhiyun				interrupt-names = "int0", "pps";
1042*4882a593Smuzhiyun				interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>,
1043*4882a593Smuzhiyun					     <0 119 IRQ_TYPE_LEVEL_HIGH>;
1044*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_ENET>,
1045*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_ENET>,
1046*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_ENET_REF>,
1047*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_ENET_REF>;
1048*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "ptp", "enet_out";
1049*4882a593Smuzhiyun				fsl,stop-mode = <&gpr 0x34 27>;
1050*4882a593Smuzhiyun				status = "disabled";
1051*4882a593Smuzhiyun			};
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun			mlb@218c000 {
1054*4882a593Smuzhiyun				reg = <0x0218c000 0x4000>;
1055*4882a593Smuzhiyun				interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
1056*4882a593Smuzhiyun					     <0 117 IRQ_TYPE_LEVEL_HIGH>,
1057*4882a593Smuzhiyun					     <0 126 IRQ_TYPE_LEVEL_HIGH>;
1058*4882a593Smuzhiyun			};
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun			usdhc1: mmc@2190000 {
1061*4882a593Smuzhiyun				compatible = "fsl,imx6q-usdhc";
1062*4882a593Smuzhiyun				reg = <0x02190000 0x4000>;
1063*4882a593Smuzhiyun				interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
1064*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USDHC1>,
1065*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC1>,
1066*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC1>;
1067*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
1068*4882a593Smuzhiyun				bus-width = <4>;
1069*4882a593Smuzhiyun				status = "disabled";
1070*4882a593Smuzhiyun			};
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun			usdhc2: mmc@2194000 {
1073*4882a593Smuzhiyun				compatible = "fsl,imx6q-usdhc";
1074*4882a593Smuzhiyun				reg = <0x02194000 0x4000>;
1075*4882a593Smuzhiyun				interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
1076*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USDHC2>,
1077*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC2>,
1078*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC2>;
1079*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
1080*4882a593Smuzhiyun				bus-width = <4>;
1081*4882a593Smuzhiyun				status = "disabled";
1082*4882a593Smuzhiyun			};
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun			usdhc3: mmc@2198000 {
1085*4882a593Smuzhiyun				compatible = "fsl,imx6q-usdhc";
1086*4882a593Smuzhiyun				reg = <0x02198000 0x4000>;
1087*4882a593Smuzhiyun				interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
1088*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USDHC3>,
1089*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC3>,
1090*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC3>;
1091*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
1092*4882a593Smuzhiyun				bus-width = <4>;
1093*4882a593Smuzhiyun				status = "disabled";
1094*4882a593Smuzhiyun			};
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun			usdhc4: mmc@219c000 {
1097*4882a593Smuzhiyun				compatible = "fsl,imx6q-usdhc";
1098*4882a593Smuzhiyun				reg = <0x0219c000 0x4000>;
1099*4882a593Smuzhiyun				interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
1100*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_USDHC4>,
1101*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC4>,
1102*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_USDHC4>;
1103*4882a593Smuzhiyun				clock-names = "ipg", "ahb", "per";
1104*4882a593Smuzhiyun				bus-width = <4>;
1105*4882a593Smuzhiyun				status = "disabled";
1106*4882a593Smuzhiyun			};
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun			i2c1: i2c@21a0000 {
1109*4882a593Smuzhiyun				#address-cells = <1>;
1110*4882a593Smuzhiyun				#size-cells = <0>;
1111*4882a593Smuzhiyun				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
1112*4882a593Smuzhiyun				reg = <0x021a0000 0x4000>;
1113*4882a593Smuzhiyun				interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
1114*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_I2C1>;
1115*4882a593Smuzhiyun				status = "disabled";
1116*4882a593Smuzhiyun			};
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun			i2c2: i2c@21a4000 {
1119*4882a593Smuzhiyun				#address-cells = <1>;
1120*4882a593Smuzhiyun				#size-cells = <0>;
1121*4882a593Smuzhiyun				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
1122*4882a593Smuzhiyun				reg = <0x021a4000 0x4000>;
1123*4882a593Smuzhiyun				interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
1124*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_I2C2>;
1125*4882a593Smuzhiyun				status = "disabled";
1126*4882a593Smuzhiyun			};
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun			i2c3: i2c@21a8000 {
1129*4882a593Smuzhiyun				#address-cells = <1>;
1130*4882a593Smuzhiyun				#size-cells = <0>;
1131*4882a593Smuzhiyun				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
1132*4882a593Smuzhiyun				reg = <0x021a8000 0x4000>;
1133*4882a593Smuzhiyun				interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
1134*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_I2C3>;
1135*4882a593Smuzhiyun				status = "disabled";
1136*4882a593Smuzhiyun			};
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun			romcp@21ac000 {
1139*4882a593Smuzhiyun				reg = <0x021ac000 0x4000>;
1140*4882a593Smuzhiyun			};
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun			mmdc0: memory-controller@21b0000 { /* MMDC0 */
1143*4882a593Smuzhiyun				compatible = "fsl,imx6q-mmdc";
1144*4882a593Smuzhiyun				reg = <0x021b0000 0x4000>;
1145*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_MMDC_P0_IPG>;
1146*4882a593Smuzhiyun			};
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun			mmdc1: memory-controller@21b4000 { /* MMDC1 */
1149*4882a593Smuzhiyun				compatible = "fsl,imx6q-mmdc";
1150*4882a593Smuzhiyun				reg = <0x021b4000 0x4000>;
1151*4882a593Smuzhiyun				status = "disabled";
1152*4882a593Smuzhiyun			};
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun			weim: weim@21b8000 {
1155*4882a593Smuzhiyun				#address-cells = <2>;
1156*4882a593Smuzhiyun				#size-cells = <1>;
1157*4882a593Smuzhiyun				compatible = "fsl,imx6q-weim";
1158*4882a593Smuzhiyun				reg = <0x021b8000 0x4000>;
1159*4882a593Smuzhiyun				interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
1160*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
1161*4882a593Smuzhiyun				fsl,weim-cs-gpr = <&gpr>;
1162*4882a593Smuzhiyun				status = "disabled";
1163*4882a593Smuzhiyun			};
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun			ocotp: efuse@21bc000 {
1166*4882a593Smuzhiyun				compatible = "fsl,imx6q-ocotp", "syscon";
1167*4882a593Smuzhiyun				reg = <0x021bc000 0x4000>;
1168*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_IIM>;
1169*4882a593Smuzhiyun				#address-cells = <1>;
1170*4882a593Smuzhiyun				#size-cells = <1>;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun				cpu_speed_grade: speed-grade@10 {
1173*4882a593Smuzhiyun					reg = <0x10 4>;
1174*4882a593Smuzhiyun				};
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun				tempmon_calib: calib@38 {
1177*4882a593Smuzhiyun					reg = <0x38 4>;
1178*4882a593Smuzhiyun				};
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun				tempmon_temp_grade: temp-grade@20 {
1181*4882a593Smuzhiyun					reg = <0x20 4>;
1182*4882a593Smuzhiyun				};
1183*4882a593Smuzhiyun			};
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun			tzasc@21d0000 { /* TZASC1 */
1186*4882a593Smuzhiyun				reg = <0x021d0000 0x4000>;
1187*4882a593Smuzhiyun				interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1188*4882a593Smuzhiyun			};
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun			tzasc@21d4000 { /* TZASC2 */
1191*4882a593Smuzhiyun				reg = <0x021d4000 0x4000>;
1192*4882a593Smuzhiyun				interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
1193*4882a593Smuzhiyun			};
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun			audmux: audmux@21d8000 {
1196*4882a593Smuzhiyun				compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
1197*4882a593Smuzhiyun				reg = <0x021d8000 0x4000>;
1198*4882a593Smuzhiyun				status = "disabled";
1199*4882a593Smuzhiyun			};
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun			mipi_csi: mipi@21dc000 {
1202*4882a593Smuzhiyun				compatible = "fsl,imx6-mipi-csi2";
1203*4882a593Smuzhiyun				reg = <0x021dc000 0x4000>;
1204*4882a593Smuzhiyun				#address-cells = <1>;
1205*4882a593Smuzhiyun				#size-cells = <0>;
1206*4882a593Smuzhiyun				interrupts = <0 100 0x04>, <0 101 0x04>;
1207*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_HSI_TX>,
1208*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_VIDEO_27M>,
1209*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_EIM_PODF>;
1210*4882a593Smuzhiyun				clock-names = "dphy", "ref", "pix";
1211*4882a593Smuzhiyun				status = "disabled";
1212*4882a593Smuzhiyun			};
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun			mipi_dsi: mipi@21e0000 {
1215*4882a593Smuzhiyun				reg = <0x021e0000 0x4000>;
1216*4882a593Smuzhiyun				status = "disabled";
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun				ports {
1219*4882a593Smuzhiyun					#address-cells = <1>;
1220*4882a593Smuzhiyun					#size-cells = <0>;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun					port@0 {
1223*4882a593Smuzhiyun						reg = <0>;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun						mipi_mux_0: endpoint {
1226*4882a593Smuzhiyun							remote-endpoint = <&ipu1_di0_mipi>;
1227*4882a593Smuzhiyun						};
1228*4882a593Smuzhiyun					};
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun					port@1 {
1231*4882a593Smuzhiyun						reg = <1>;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun						mipi_mux_1: endpoint {
1234*4882a593Smuzhiyun							remote-endpoint = <&ipu1_di1_mipi>;
1235*4882a593Smuzhiyun						};
1236*4882a593Smuzhiyun					};
1237*4882a593Smuzhiyun				};
1238*4882a593Smuzhiyun			};
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun			vdoa@21e4000 {
1241*4882a593Smuzhiyun				compatible = "fsl,imx6q-vdoa";
1242*4882a593Smuzhiyun				reg = <0x021e4000 0x4000>;
1243*4882a593Smuzhiyun				interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
1244*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_VDOA>;
1245*4882a593Smuzhiyun			};
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun			uart2: serial@21e8000 {
1248*4882a593Smuzhiyun				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1249*4882a593Smuzhiyun				reg = <0x021e8000 0x4000>;
1250*4882a593Smuzhiyun				interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
1251*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1252*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1253*4882a593Smuzhiyun				clock-names = "ipg", "per";
1254*4882a593Smuzhiyun				dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1255*4882a593Smuzhiyun				dma-names = "rx", "tx";
1256*4882a593Smuzhiyun				status = "disabled";
1257*4882a593Smuzhiyun			};
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun			uart3: serial@21ec000 {
1260*4882a593Smuzhiyun				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1261*4882a593Smuzhiyun				reg = <0x021ec000 0x4000>;
1262*4882a593Smuzhiyun				interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
1263*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1264*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1265*4882a593Smuzhiyun				clock-names = "ipg", "per";
1266*4882a593Smuzhiyun				dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1267*4882a593Smuzhiyun				dma-names = "rx", "tx";
1268*4882a593Smuzhiyun				status = "disabled";
1269*4882a593Smuzhiyun			};
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun			uart4: serial@21f0000 {
1272*4882a593Smuzhiyun				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1273*4882a593Smuzhiyun				reg = <0x021f0000 0x4000>;
1274*4882a593Smuzhiyun				interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
1275*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1276*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1277*4882a593Smuzhiyun				clock-names = "ipg", "per";
1278*4882a593Smuzhiyun				dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1279*4882a593Smuzhiyun				dma-names = "rx", "tx";
1280*4882a593Smuzhiyun				status = "disabled";
1281*4882a593Smuzhiyun			};
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun			uart5: serial@21f4000 {
1284*4882a593Smuzhiyun				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1285*4882a593Smuzhiyun				reg = <0x021f4000 0x4000>;
1286*4882a593Smuzhiyun				interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
1287*4882a593Smuzhiyun				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1288*4882a593Smuzhiyun					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1289*4882a593Smuzhiyun				clock-names = "ipg", "per";
1290*4882a593Smuzhiyun				dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1291*4882a593Smuzhiyun				dma-names = "rx", "tx";
1292*4882a593Smuzhiyun				status = "disabled";
1293*4882a593Smuzhiyun			};
1294*4882a593Smuzhiyun		};
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun		ipu1: ipu@2400000 {
1297*4882a593Smuzhiyun			#address-cells = <1>;
1298*4882a593Smuzhiyun			#size-cells = <0>;
1299*4882a593Smuzhiyun			compatible = "fsl,imx6q-ipu";
1300*4882a593Smuzhiyun			reg = <0x02400000 0x400000>;
1301*4882a593Smuzhiyun			interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1302*4882a593Smuzhiyun				     <0 5 IRQ_TYPE_LEVEL_HIGH>;
1303*4882a593Smuzhiyun			clocks = <&clks IMX6QDL_CLK_IPU1>,
1304*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_IPU1_DI0>,
1305*4882a593Smuzhiyun				 <&clks IMX6QDL_CLK_IPU1_DI1>;
1306*4882a593Smuzhiyun			clock-names = "bus", "di0", "di1";
1307*4882a593Smuzhiyun			resets = <&src 2>;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun			ipu1_csi0: port@0 {
1310*4882a593Smuzhiyun				reg = <0>;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun				ipu1_csi0_from_ipu1_csi0_mux: endpoint {
1313*4882a593Smuzhiyun					remote-endpoint = <&ipu1_csi0_mux_to_ipu1_csi0>;
1314*4882a593Smuzhiyun				};
1315*4882a593Smuzhiyun			};
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun			ipu1_csi1: port@1 {
1318*4882a593Smuzhiyun				reg = <1>;
1319*4882a593Smuzhiyun			};
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun			ipu1_di0: port@2 {
1322*4882a593Smuzhiyun				#address-cells = <1>;
1323*4882a593Smuzhiyun				#size-cells = <0>;
1324*4882a593Smuzhiyun				reg = <2>;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun				ipu1_di0_disp0: endpoint@0 {
1327*4882a593Smuzhiyun					reg = <0>;
1328*4882a593Smuzhiyun				};
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun				ipu1_di0_hdmi: endpoint@1 {
1331*4882a593Smuzhiyun					reg = <1>;
1332*4882a593Smuzhiyun					remote-endpoint = <&hdmi_mux_0>;
1333*4882a593Smuzhiyun				};
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun				ipu1_di0_mipi: endpoint@2 {
1336*4882a593Smuzhiyun					reg = <2>;
1337*4882a593Smuzhiyun					remote-endpoint = <&mipi_mux_0>;
1338*4882a593Smuzhiyun				};
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun				ipu1_di0_lvds0: endpoint@3 {
1341*4882a593Smuzhiyun					reg = <3>;
1342*4882a593Smuzhiyun					remote-endpoint = <&lvds0_mux_0>;
1343*4882a593Smuzhiyun				};
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun				ipu1_di0_lvds1: endpoint@4 {
1346*4882a593Smuzhiyun					reg = <4>;
1347*4882a593Smuzhiyun					remote-endpoint = <&lvds1_mux_0>;
1348*4882a593Smuzhiyun				};
1349*4882a593Smuzhiyun			};
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun			ipu1_di1: port@3 {
1352*4882a593Smuzhiyun				#address-cells = <1>;
1353*4882a593Smuzhiyun				#size-cells = <0>;
1354*4882a593Smuzhiyun				reg = <3>;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun				ipu1_di1_disp1: endpoint@0 {
1357*4882a593Smuzhiyun					reg = <0>;
1358*4882a593Smuzhiyun				};
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun				ipu1_di1_hdmi: endpoint@1 {
1361*4882a593Smuzhiyun					reg = <1>;
1362*4882a593Smuzhiyun					remote-endpoint = <&hdmi_mux_1>;
1363*4882a593Smuzhiyun				};
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun				ipu1_di1_mipi: endpoint@2 {
1366*4882a593Smuzhiyun					reg = <2>;
1367*4882a593Smuzhiyun					remote-endpoint = <&mipi_mux_1>;
1368*4882a593Smuzhiyun				};
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun				ipu1_di1_lvds0: endpoint@3 {
1371*4882a593Smuzhiyun					reg = <3>;
1372*4882a593Smuzhiyun					remote-endpoint = <&lvds0_mux_1>;
1373*4882a593Smuzhiyun				};
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun				ipu1_di1_lvds1: endpoint@4 {
1376*4882a593Smuzhiyun					reg = <4>;
1377*4882a593Smuzhiyun					remote-endpoint = <&lvds1_mux_1>;
1378*4882a593Smuzhiyun				};
1379*4882a593Smuzhiyun			};
1380*4882a593Smuzhiyun		};
1381*4882a593Smuzhiyun	};
1382*4882a593Smuzhiyun};
1383