xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6qdl-tx6.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2014-2017 Lothar Waßmann <LW@KARO-electronics.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
7*4882a593Smuzhiyun * whole.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
10*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
11*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun *     GNU General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Or, alternatively,
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
21*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
22*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
23*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
24*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
25*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
26*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
27*4882a593Smuzhiyun *     conditions:
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
30*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
43*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
44*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
45*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h>
46*4882a593Smuzhiyun#include <dt-bindings/sound/fsl-imx-audmux.h>
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun/ {
49*4882a593Smuzhiyun	aliases {
50*4882a593Smuzhiyun		can0 = &can2;
51*4882a593Smuzhiyun		can1 = &can1;
52*4882a593Smuzhiyun		ethernet0 = &fec;
53*4882a593Smuzhiyun		lcdif-23bit-pins-a = &pinctrl_disp0_1;
54*4882a593Smuzhiyun		lcdif-24bit-pins-a = &pinctrl_disp0_2;
55*4882a593Smuzhiyun		pwm0 = &pwm1;
56*4882a593Smuzhiyun		pwm1 = &pwm2;
57*4882a593Smuzhiyun		reg-can-xcvr = &reg_can_xcvr;
58*4882a593Smuzhiyun		stk5led = &user_led;
59*4882a593Smuzhiyun		usbotg = &usbotg;
60*4882a593Smuzhiyun		sdhc0 = &usdhc1;
61*4882a593Smuzhiyun		sdhc1 = &usdhc2;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	memory@10000000 {
65*4882a593Smuzhiyun		device_type = "memory";
66*4882a593Smuzhiyun		reg = <0x10000000 0>; /* will be filled by U-Boot */
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	clocks {
70*4882a593Smuzhiyun		#address-cells = <1>;
71*4882a593Smuzhiyun		#size-cells = <0>;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		mclk: clock@0 {
74*4882a593Smuzhiyun			compatible = "fixed-clock";
75*4882a593Smuzhiyun			reg = <0>;
76*4882a593Smuzhiyun			#clock-cells = <0>;
77*4882a593Smuzhiyun			clock-frequency = <26000000>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	gpio-keys {
82*4882a593Smuzhiyun		compatible = "gpio-keys";
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun		power {
85*4882a593Smuzhiyun			label = "Power Button";
86*4882a593Smuzhiyun			gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>;
87*4882a593Smuzhiyun			linux,code = <KEY_POWER>;
88*4882a593Smuzhiyun			wakeup-source;
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	leds {
93*4882a593Smuzhiyun		compatible = "gpio-leds";
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		user_led: user {
96*4882a593Smuzhiyun			label = "Heartbeat";
97*4882a593Smuzhiyun			pinctrl-names = "default";
98*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_user_led>;
99*4882a593Smuzhiyun			gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>;
100*4882a593Smuzhiyun			linux,default-trigger = "heartbeat";
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	reg_3v3_etn: regulator-3v3-etn {
105*4882a593Smuzhiyun		compatible = "regulator-fixed";
106*4882a593Smuzhiyun		regulator-name = "3V3_ETN";
107*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
108*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
109*4882a593Smuzhiyun		pinctrl-names = "default";
110*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_etnphy_power>;
111*4882a593Smuzhiyun		gpio = <&gpio3 20 GPIO_ACTIVE_HIGH>;
112*4882a593Smuzhiyun		enable-active-high;
113*4882a593Smuzhiyun	};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	reg_2v5: regulator-2v5 {
116*4882a593Smuzhiyun		compatible = "regulator-fixed";
117*4882a593Smuzhiyun		regulator-name = "2V5";
118*4882a593Smuzhiyun		regulator-min-microvolt = <2500000>;
119*4882a593Smuzhiyun		regulator-max-microvolt = <2500000>;
120*4882a593Smuzhiyun		regulator-always-on;
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	reg_3v3: regulator-3v3 {
124*4882a593Smuzhiyun		compatible = "regulator-fixed";
125*4882a593Smuzhiyun		regulator-name = "3V3";
126*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
127*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
128*4882a593Smuzhiyun		regulator-always-on;
129*4882a593Smuzhiyun	};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun	reg_can_xcvr: regulator-can-xcvr {
132*4882a593Smuzhiyun		compatible = "regulator-fixed";
133*4882a593Smuzhiyun		regulator-name = "CAN XCVR";
134*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
135*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
136*4882a593Smuzhiyun		pinctrl-names = "default";
137*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_flexcan_xcvr>;
138*4882a593Smuzhiyun		gpio = <&gpio4 21 GPIO_ACTIVE_LOW>;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	reg_lcd0_pwr: regulator-lcd0-pwr {
142*4882a593Smuzhiyun		compatible = "regulator-fixed";
143*4882a593Smuzhiyun		regulator-name = "LCD0 POWER";
144*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
145*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
146*4882a593Smuzhiyun		pinctrl-names = "default";
147*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_lcd0_pwr>;
148*4882a593Smuzhiyun		gpio = <&gpio3 29 GPIO_ACTIVE_HIGH>;
149*4882a593Smuzhiyun		enable-active-high;
150*4882a593Smuzhiyun		status = "disabled";
151*4882a593Smuzhiyun	};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun	reg_lcd1_pwr: regulator-lcd1-pwr {
154*4882a593Smuzhiyun		compatible = "regulator-fixed";
155*4882a593Smuzhiyun		regulator-name = "LCD1 POWER";
156*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
157*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
158*4882a593Smuzhiyun		pinctrl-names = "default";
159*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_lcd1_pwr>;
160*4882a593Smuzhiyun		gpio = <&gpio2 31 GPIO_ACTIVE_HIGH>;
161*4882a593Smuzhiyun		enable-active-high;
162*4882a593Smuzhiyun		status = "disabled";
163*4882a593Smuzhiyun	};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun	reg_usbh1_vbus: regulator-usbh1-vbus {
166*4882a593Smuzhiyun		compatible = "regulator-fixed";
167*4882a593Smuzhiyun		regulator-name = "usbh1_vbus";
168*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
169*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
170*4882a593Smuzhiyun		pinctrl-names = "default";
171*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_usbh1_vbus>;
172*4882a593Smuzhiyun		gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
173*4882a593Smuzhiyun		enable-active-high;
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun	reg_usbotg_vbus: regulator-usbotg-vbus {
177*4882a593Smuzhiyun		compatible = "regulator-fixed";
178*4882a593Smuzhiyun		regulator-name = "usbotg_vbus";
179*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
180*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
181*4882a593Smuzhiyun		pinctrl-names = "default";
182*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_usbotg_vbus>;
183*4882a593Smuzhiyun		gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>;
184*4882a593Smuzhiyun		enable-active-high;
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	sound {
188*4882a593Smuzhiyun		compatible = "karo,imx6qdl-tx6-sgtl5000",
189*4882a593Smuzhiyun			     "simple-audio-card";
190*4882a593Smuzhiyun		simple-audio-card,name = "imx6qdl-tx6-sgtl5000-audio";
191*4882a593Smuzhiyun		pinctrl-names = "default";
192*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_audmux>;
193*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
194*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&codec_dai>;
195*4882a593Smuzhiyun		simple-audio-card,frame-master = <&codec_dai>;
196*4882a593Smuzhiyun		simple-audio-card,widgets =
197*4882a593Smuzhiyun			"Microphone", "Mic Jack",
198*4882a593Smuzhiyun			"Line", "Line In",
199*4882a593Smuzhiyun			"Line", "Line Out",
200*4882a593Smuzhiyun			"Headphone", "Headphone Jack";
201*4882a593Smuzhiyun		simple-audio-card,routing =
202*4882a593Smuzhiyun			"MIC_IN", "Mic Jack",
203*4882a593Smuzhiyun			"Mic Jack", "Mic Bias",
204*4882a593Smuzhiyun			"Headphone Jack", "HP_OUT";
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		cpu_dai: simple-audio-card,cpu {
207*4882a593Smuzhiyun			sound-dai = <&ssi1>;
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		codec_dai: simple-audio-card,codec {
211*4882a593Smuzhiyun			sound-dai = <&sgtl5000>;
212*4882a593Smuzhiyun		};
213*4882a593Smuzhiyun	};
214*4882a593Smuzhiyun};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun&audmux {
217*4882a593Smuzhiyun	status = "okay";
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun	ssi1 {
220*4882a593Smuzhiyun		fsl,audmux-port = <0>;
221*4882a593Smuzhiyun		fsl,port-config = <
222*4882a593Smuzhiyun			(IMX_AUDMUX_V2_PTCR_SYN |
223*4882a593Smuzhiyun			IMX_AUDMUX_V2_PTCR_TFSEL(4) |
224*4882a593Smuzhiyun			IMX_AUDMUX_V2_PTCR_TCSEL(4) |
225*4882a593Smuzhiyun			IMX_AUDMUX_V2_PTCR_TFSDIR |
226*4882a593Smuzhiyun			IMX_AUDMUX_V2_PTCR_TCLKDIR)
227*4882a593Smuzhiyun			IMX_AUDMUX_V2_PDCR_RXDSEL(4)
228*4882a593Smuzhiyun		>;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	pins5 {
232*4882a593Smuzhiyun		fsl,audmux-port = <4>;
233*4882a593Smuzhiyun		fsl,port-config = <
234*4882a593Smuzhiyun			IMX_AUDMUX_V2_PTCR_SYN
235*4882a593Smuzhiyun			IMX_AUDMUX_V2_PDCR_RXDSEL(0)
236*4882a593Smuzhiyun		>;
237*4882a593Smuzhiyun	};
238*4882a593Smuzhiyun};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun&can1 {
241*4882a593Smuzhiyun	pinctrl-names = "default";
242*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
243*4882a593Smuzhiyun	xceiver-supply = <&reg_can_xcvr>;
244*4882a593Smuzhiyun	status = "okay";
245*4882a593Smuzhiyun};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun&can2 {
248*4882a593Smuzhiyun	pinctrl-names = "default";
249*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
250*4882a593Smuzhiyun	xceiver-supply = <&reg_can_xcvr>;
251*4882a593Smuzhiyun	status = "okay";
252*4882a593Smuzhiyun};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun&ecspi1 {
255*4882a593Smuzhiyun	pinctrl-names = "default";
256*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi1>;
257*4882a593Smuzhiyun	cs-gpios = <
258*4882a593Smuzhiyun		&gpio2 30 GPIO_ACTIVE_HIGH
259*4882a593Smuzhiyun		&gpio3 19 GPIO_ACTIVE_HIGH
260*4882a593Smuzhiyun	>;
261*4882a593Smuzhiyun	status = "disabled";
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun	spidev0: spi@0 {
264*4882a593Smuzhiyun		compatible = "spidev";
265*4882a593Smuzhiyun		reg = <0>;
266*4882a593Smuzhiyun		spi-max-frequency = <54000000>;
267*4882a593Smuzhiyun	};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun	spidev1: spi@1 {
270*4882a593Smuzhiyun		compatible = "spidev";
271*4882a593Smuzhiyun		reg = <1>;
272*4882a593Smuzhiyun		spi-max-frequency = <54000000>;
273*4882a593Smuzhiyun	};
274*4882a593Smuzhiyun};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun&fec {
277*4882a593Smuzhiyun	pinctrl-names = "default";
278*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet &pinctrl_enet_mdio &pinctrl_etnphy_rst>;
279*4882a593Smuzhiyun	clocks = <&clks IMX6QDL_CLK_ENET>,
280*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_ENET>,
281*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_ENET_REF>,
282*4882a593Smuzhiyun		 <&clks IMX6QDL_CLK_ENET_REF>;
283*4882a593Smuzhiyun	clock-names = "ipg", "ahb", "ptp", "enet_out";
284*4882a593Smuzhiyun	phy-mode = "rmii";
285*4882a593Smuzhiyun	phy-reset-gpios = <&gpio7 6 GPIO_ACTIVE_LOW>;
286*4882a593Smuzhiyun	phy-reset-post-delay = <10>;
287*4882a593Smuzhiyun	phy-handle = <&etnphy>;
288*4882a593Smuzhiyun	phy-supply = <&reg_3v3_etn>;
289*4882a593Smuzhiyun	status = "okay";
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	mdio {
292*4882a593Smuzhiyun		#address-cells = <1>;
293*4882a593Smuzhiyun		#size-cells = <0>;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun		etnphy: ethernet-phy@0 {
296*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
297*4882a593Smuzhiyun			reg = <0>;
298*4882a593Smuzhiyun			pinctrl-names = "default";
299*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_etnphy_int>;
300*4882a593Smuzhiyun			interrupt-parent = <&gpio7>;
301*4882a593Smuzhiyun			interrupts = <1 IRQ_TYPE_EDGE_FALLING>;
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun	};
304*4882a593Smuzhiyun};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun&gpmi {
307*4882a593Smuzhiyun	pinctrl-names = "default";
308*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
309*4882a593Smuzhiyun	nand-on-flash-bbt;
310*4882a593Smuzhiyun	fsl,no-blockmark-swap;
311*4882a593Smuzhiyun	status = "okay";
312*4882a593Smuzhiyun};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun&i2c1 {
315*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
316*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
317*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c1_gpio>;
318*4882a593Smuzhiyun	scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>;
319*4882a593Smuzhiyun	sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
320*4882a593Smuzhiyun	clock-frequency = <400000>;
321*4882a593Smuzhiyun	status = "okay";
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun	ds1339: rtc@68 {
324*4882a593Smuzhiyun		compatible = "dallas,ds1339";
325*4882a593Smuzhiyun		reg = <0x68>;
326*4882a593Smuzhiyun		trickle-resistor-ohms = <250>;
327*4882a593Smuzhiyun		trickle-diode-disable;
328*4882a593Smuzhiyun	};
329*4882a593Smuzhiyun};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun&i2c3 {
332*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
333*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
334*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c3_gpio>;
335*4882a593Smuzhiyun	scl-gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>;
336*4882a593Smuzhiyun	sda-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
337*4882a593Smuzhiyun	clock-frequency = <400000>;
338*4882a593Smuzhiyun	status = "okay";
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun	sgtl5000: sgtl5000@a {
341*4882a593Smuzhiyun		compatible = "fsl,sgtl5000";
342*4882a593Smuzhiyun		#sound-dai-cells = <0>;
343*4882a593Smuzhiyun		reg = <0x0a>;
344*4882a593Smuzhiyun		VDDA-supply = <&reg_2v5>;
345*4882a593Smuzhiyun		VDDIO-supply = <&reg_3v3>;
346*4882a593Smuzhiyun		clocks = <&mclk>;
347*4882a593Smuzhiyun	};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun	polytouch: edt-ft5x06@38 {
350*4882a593Smuzhiyun		compatible = "edt,edt-ft5x06";
351*4882a593Smuzhiyun		reg = <0x38>;
352*4882a593Smuzhiyun		pinctrl-names = "default";
353*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_edt_ft5x06>;
354*4882a593Smuzhiyun		interrupt-parent = <&gpio6>;
355*4882a593Smuzhiyun		interrupts = <15 IRQ_TYPE_EDGE_FALLING>;
356*4882a593Smuzhiyun		reset-gpios = <&gpio2 22 GPIO_ACTIVE_LOW>;
357*4882a593Smuzhiyun		wake-gpios = <&gpio2 21 GPIO_ACTIVE_HIGH>;
358*4882a593Smuzhiyun		wakeup-source;
359*4882a593Smuzhiyun	};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun	touchscreen: tsc2007@48 {
362*4882a593Smuzhiyun		compatible = "ti,tsc2007";
363*4882a593Smuzhiyun		reg = <0x48>;
364*4882a593Smuzhiyun		pinctrl-names = "default";
365*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_tsc2007>;
366*4882a593Smuzhiyun		interrupt-parent = <&gpio3>;
367*4882a593Smuzhiyun		interrupts = <26 0>;
368*4882a593Smuzhiyun		gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
369*4882a593Smuzhiyun		ti,x-plate-ohms = <660>;
370*4882a593Smuzhiyun		wakeup-source;
371*4882a593Smuzhiyun	};
372*4882a593Smuzhiyun};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun&iomuxc {
375*4882a593Smuzhiyun	pinctrl-names = "default";
376*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_hog>;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun	pinctrl_hog: hoggrp {
379*4882a593Smuzhiyun		fsl,pins = <
380*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A25__GPIO5_IO02		0x1b0b1 /* PWR BTN */
381*4882a593Smuzhiyun		>;
382*4882a593Smuzhiyun	};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun	pinctrl_audmux: audmuxgrp {
385*4882a593Smuzhiyun		fsl,pins = <
386*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW1__AUD5_RXD		0x130b0 /* SSI1_RXD */
387*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__AUD5_TXD		0x110b0 /* SSI1_TXD */
388*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__AUD5_TXC		0x130b0 /* SSI1_CLK */
389*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL1__AUD5_TXFS		0x130b0 /* SSI1_FS */
390*4882a593Smuzhiyun		>;
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun	pinctrl_disp0_1: disp0grp-1 {
394*4882a593Smuzhiyun		fsl,pins = <
395*4882a593Smuzhiyun			MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
396*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
397*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
398*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
399*4882a593Smuzhiyun			/* PAD DISP0_DAT0 is used for the Flexcan transceiver control */
400*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
401*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
402*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
403*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
404*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
405*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
406*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
407*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
408*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
409*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
410*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
411*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
412*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
413*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
414*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
415*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
416*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
417*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
418*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
419*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
420*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
421*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
422*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
423*4882a593Smuzhiyun		>;
424*4882a593Smuzhiyun	};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun	pinctrl_disp0_2: disp0grp-2 {
427*4882a593Smuzhiyun		fsl,pins = <
428*4882a593Smuzhiyun			MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
429*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
430*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
431*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
432*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00   0x10
433*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
434*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
435*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
436*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
437*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
438*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
439*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
440*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
441*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
442*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
443*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
444*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
445*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
446*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
447*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
448*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
449*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
450*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
451*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
452*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
453*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
454*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
455*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
456*4882a593Smuzhiyun		>;
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun	pinctrl_ecspi1: ecspi1grp {
460*4882a593Smuzhiyun		fsl,pins = <
461*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__ECSPI1_MOSI		0x0b0b0
462*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D17__ECSPI1_MISO		0x0b0b0
463*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D16__ECSPI1_SCLK		0x0b0b0
464*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_19__ECSPI1_RDY		0x0b0b0
465*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB2__GPIO2_IO30		0x0b0b0 /* SPI CS0 */
466*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D19__GPIO3_IO19		0x0b0b0 /* SPI CS1 */
467*4882a593Smuzhiyun		>;
468*4882a593Smuzhiyun	};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun	pinctrl_edt_ft5x06: edt-ft5x06grp {
471*4882a593Smuzhiyun		fsl,pins = <
472*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CS2__GPIO6_IO15	0x1b0b0 /* Interrupt */
473*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A16__GPIO2_IO22		0x1b0b0 /* Reset */
474*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A17__GPIO2_IO21		0x1b0b0 /* Wake */
475*4882a593Smuzhiyun		>;
476*4882a593Smuzhiyun	};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
479*4882a593Smuzhiyun		fsl,pins = <
480*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0	0x1b0b0
481*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1	0x1b0b0
482*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER	0x1b0b0
483*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN	0x1b0b0
484*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0	0x1b0b0
485*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1	0x1b0b0
486*4882a593Smuzhiyun			MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN	0x1b0b0
487*4882a593Smuzhiyun		>;
488*4882a593Smuzhiyun	};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun	pinctrl_enet_mdio: enet-mdiogrp {
491*4882a593Smuzhiyun		fsl,pins = <
492*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
493*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
494*4882a593Smuzhiyun		>;
495*4882a593Smuzhiyun	};
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun	pinctrl_etnphy_int: etnphy-intgrp {
498*4882a593Smuzhiyun		fsl,pins = <
499*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT4__GPIO7_IO01		0x1b0b1 /* ETN PHY INT */
500*4882a593Smuzhiyun		>;
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	pinctrl_etnphy_power: etnphy-pwrgrp {
504*4882a593Smuzhiyun		fsl,pins = <
505*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D20__GPIO3_IO20		0x1b0b1 /* ETN PHY POWER */
506*4882a593Smuzhiyun		>;
507*4882a593Smuzhiyun	};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun	pinctrl_etnphy_rst: etnphy-rstgrp {
510*4882a593Smuzhiyun		fsl,pins = <
511*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT2__GPIO7_IO06		0x1b0b1 /* ETN PHY RESET */
512*4882a593Smuzhiyun		>;
513*4882a593Smuzhiyun	};
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1grp {
516*4882a593Smuzhiyun		fsl,pins = <
517*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_7__FLEXCAN1_TX		0x1b0b0
518*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_8__FLEXCAN1_RX		0x1b0b0
519*4882a593Smuzhiyun		>;
520*4882a593Smuzhiyun	};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2grp {
523*4882a593Smuzhiyun		fsl,pins = <
524*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX	0x1b0b0
525*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX	0x1b0b0
526*4882a593Smuzhiyun		>;
527*4882a593Smuzhiyun	};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun	pinctrl_flexcan_xcvr: flexcan-xcvrgrp {
530*4882a593Smuzhiyun		fsl,pins = <
531*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21	0x1b0b0 /* Flexcan XCVR enable */
532*4882a593Smuzhiyun		>;
533*4882a593Smuzhiyun	};
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpminandgrp {
536*4882a593Smuzhiyun		fsl,pins = <
537*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CLE__NAND_CLE		0x0b0b1
538*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_ALE__NAND_ALE		0x0b0b1
539*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_WP_B__NAND_WP_B	0x0b0b1
540*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_RB0__NAND_READY_B	0x0b000
541*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CS0__NAND_CE0_B	0x0b0b1
542*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CMD__NAND_RE_B		0x0b0b1
543*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CLK__NAND_WE_B		0x0b0b1
544*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D0__NAND_DATA00	0x0b0b1
545*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D1__NAND_DATA01	0x0b0b1
546*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D2__NAND_DATA02	0x0b0b1
547*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D3__NAND_DATA03	0x0b0b1
548*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D4__NAND_DATA04	0x0b0b1
549*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D5__NAND_DATA05	0x0b0b1
550*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D6__NAND_DATA06	0x0b0b1
551*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D7__NAND_DATA07	0x0b0b1
552*4882a593Smuzhiyun		>;
553*4882a593Smuzhiyun	};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
556*4882a593Smuzhiyun		fsl,pins = <
557*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
558*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
559*4882a593Smuzhiyun		>;
560*4882a593Smuzhiyun	};
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun	pinctrl_i2c1_gpio: i2c1-gpiogrp {
563*4882a593Smuzhiyun		fsl,pins = <
564*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__GPIO3_IO21		0x4001b8b1
565*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__GPIO3_IO28		0x4001b8b1
566*4882a593Smuzhiyun		>;
567*4882a593Smuzhiyun	};
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
570*4882a593Smuzhiyun		fsl,pins = <
571*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_3__I2C3_SCL		0x4001b8b1
572*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_6__I2C3_SDA		0x4001b8b1
573*4882a593Smuzhiyun		>;
574*4882a593Smuzhiyun	};
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun	pinctrl_i2c3_gpio: i2c3-gpiogrp {
577*4882a593Smuzhiyun		fsl,pins = <
578*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_3__GPIO1_IO03		0x4001b8b1
579*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_6__GPIO1_IO06		0x4001b8b1
580*4882a593Smuzhiyun		>;
581*4882a593Smuzhiyun	};
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun	pinctrl_kpp: kppgrp {
584*4882a593Smuzhiyun		fsl,pins = <
585*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_9__KEY_COL6		0x1b0b1
586*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_4__KEY_COL7		0x1b0b1
587*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL2__KEY_COL2		0x1b0b1
588*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__KEY_COL3		0x1b0b1
589*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_2__KEY_ROW6		0x1b0b1
590*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_5__KEY_ROW7		0x1b0b1
591*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW2__KEY_ROW2		0x1b0b1
592*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__KEY_ROW3		0x1b0b1
593*4882a593Smuzhiyun		>;
594*4882a593Smuzhiyun	};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun	pinctrl_lcd0_pwr: lcd0-pwrgrp {
597*4882a593Smuzhiyun		fsl,pins = <
598*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D29__GPIO3_IO29		0x1b0b1 /* LCD Reset */
599*4882a593Smuzhiyun		>;
600*4882a593Smuzhiyun	};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun	pinctrl_lcd1_pwr: lcd-pwrgrp {
603*4882a593Smuzhiyun		fsl,pins = <
604*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB3__GPIO2_IO31		0x1b0b1 /* LCD Power Enable */
605*4882a593Smuzhiyun		>;
606*4882a593Smuzhiyun	};
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun	pinctrl_pwm1: pwm1grp {
609*4882a593Smuzhiyun		fsl,pins = <
610*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_9__PWM1_OUT		0x1b0b1
611*4882a593Smuzhiyun		>;
612*4882a593Smuzhiyun	};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun	pinctrl_pwm2: pwm2grp {
615*4882a593Smuzhiyun		fsl,pins = <
616*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_1__PWM2_OUT		0x1b0b1
617*4882a593Smuzhiyun		>;
618*4882a593Smuzhiyun	};
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun	pinctrl_tsc2007: tsc2007grp {
621*4882a593Smuzhiyun		fsl,pins = <
622*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D26__GPIO3_IO26		0x1b0b0 /* Interrupt */
623*4882a593Smuzhiyun		>;
624*4882a593Smuzhiyun	};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
627*4882a593Smuzhiyun		fsl,pins = <
628*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
629*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
630*4882a593Smuzhiyun		>;
631*4882a593Smuzhiyun	};
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun	pinctrl_uart1_rtscts: uart1_rtsctsgrp {
634*4882a593Smuzhiyun		fsl,pins = <
635*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT1__UART1_RTS_B	0x1b0b1
636*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT0__UART1_CTS_B	0x1b0b1
637*4882a593Smuzhiyun		>;
638*4882a593Smuzhiyun	};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
641*4882a593Smuzhiyun		fsl,pins = <
642*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA	0x1b0b1
643*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA	0x1b0b1
644*4882a593Smuzhiyun		>;
645*4882a593Smuzhiyun	};
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun	pinctrl_uart2_rtscts: uart2_rtsctsgrp {
648*4882a593Smuzhiyun		fsl,pins = <
649*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT5__UART2_RTS_B	0x1b0b1
650*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT6__UART2_CTS_B	0x1b0b1
651*4882a593Smuzhiyun		>;
652*4882a593Smuzhiyun	};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun	pinctrl_uart3: uart3grp {
655*4882a593Smuzhiyun		fsl,pins = <
656*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D24__UART3_TX_DATA	0x1b0b1
657*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D25__UART3_RX_DATA	0x1b0b1
658*4882a593Smuzhiyun		>;
659*4882a593Smuzhiyun	};
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun	pinctrl_uart3_rtscts: uart3_rtsctsgrp {
662*4882a593Smuzhiyun		fsl,pins = <
663*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT3__UART3_CTS_B	0x1b0b1
664*4882a593Smuzhiyun			MX6QDL_PAD_SD3_RST__UART3_RTS_B		0x1b0b1
665*4882a593Smuzhiyun		>;
666*4882a593Smuzhiyun	};
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun	pinctrl_usbh1_vbus: usbh1-vbusgrp {
669*4882a593Smuzhiyun		fsl,pins = <
670*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D31__GPIO3_IO31		0x1b0b0 /* USBH1_VBUSEN */
671*4882a593Smuzhiyun		>;
672*4882a593Smuzhiyun	};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun	pinctrl_usbotg: usbotggrp {
675*4882a593Smuzhiyun		fsl,pins = <
676*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D23__GPIO3_IO23		0x17059
677*4882a593Smuzhiyun		>;
678*4882a593Smuzhiyun	};
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun	pinctrl_usbotg_vbus: usbotg-vbusgrp {
681*4882a593Smuzhiyun		fsl,pins = <
682*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_7__GPIO1_IO07		0x1b0b0 /* USBOTG_VBUSEN */
683*4882a593Smuzhiyun		>;
684*4882a593Smuzhiyun	};
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
687*4882a593Smuzhiyun		fsl,pins = <
688*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CMD__SD1_CMD		0x070b1
689*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CLK__SD1_CLK		0x070b1
690*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT0__SD1_DATA0		0x070b1
691*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT1__SD1_DATA1		0x070b1
692*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT2__SD1_DATA2		0x070b1
693*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT3__SD1_DATA3		0x070b1
694*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CMD__GPIO7_IO02		0x170b0 /* SD1 CD */
695*4882a593Smuzhiyun		>;
696*4882a593Smuzhiyun	};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
699*4882a593Smuzhiyun		fsl,pins = <
700*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CMD__SD2_CMD		0x070b1
701*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CLK__SD2_CLK		0x070b1
702*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x070b1
703*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x070b1
704*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x070b1
705*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x070b1
706*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CLK__GPIO7_IO03		0x170b0 /* SD2 CD */
707*4882a593Smuzhiyun		>;
708*4882a593Smuzhiyun	};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun	pinctrl_user_led: user-ledgrp {
711*4882a593Smuzhiyun		fsl,pins = <
712*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A18__GPIO2_IO20		0x1b0b1 /* LED */
713*4882a593Smuzhiyun		>;
714*4882a593Smuzhiyun	};
715*4882a593Smuzhiyun};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun&kpp {
718*4882a593Smuzhiyun	pinctrl-names = "default";
719*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_kpp>;
720*4882a593Smuzhiyun	/* sample keymap */
721*4882a593Smuzhiyun	/* row/col 0,1 are mapped to KPP row/col 6,7 */
722*4882a593Smuzhiyun	linux,keymap = <
723*4882a593Smuzhiyun		MATRIX_KEY(6, 6, KEY_POWER) /* 0x06060074 */
724*4882a593Smuzhiyun		MATRIX_KEY(6, 7, KEY_KP0) /* 0x06070052 */
725*4882a593Smuzhiyun		MATRIX_KEY(6, 2, KEY_KP1) /* 0x0602004f */
726*4882a593Smuzhiyun		MATRIX_KEY(6, 3, KEY_KP2) /* 0x06030050 */
727*4882a593Smuzhiyun		MATRIX_KEY(7, 6, KEY_KP3) /* 0x07060051 */
728*4882a593Smuzhiyun		MATRIX_KEY(7, 7, KEY_KP4) /* 0x0707004b */
729*4882a593Smuzhiyun		MATRIX_KEY(7, 2, KEY_KP5) /* 0x0702004c */
730*4882a593Smuzhiyun		MATRIX_KEY(7, 3, KEY_KP6) /* 0x0703004d */
731*4882a593Smuzhiyun		MATRIX_KEY(2, 6, KEY_KP7) /* 0x02060047 */
732*4882a593Smuzhiyun		MATRIX_KEY(2, 7, KEY_KP8) /* 0x02070048 */
733*4882a593Smuzhiyun		MATRIX_KEY(2, 2, KEY_KP9) /* 0x02020049 */
734*4882a593Smuzhiyun	>;
735*4882a593Smuzhiyun	status = "okay";
736*4882a593Smuzhiyun};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun&pwm1 {
739*4882a593Smuzhiyun	pinctrl-names = "default";
740*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm1>;
741*4882a593Smuzhiyun	status = "disabled";
742*4882a593Smuzhiyun};
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun&pwm2 {
745*4882a593Smuzhiyun	pinctrl-names = "default";
746*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm2>;
747*4882a593Smuzhiyun	status = "okay";
748*4882a593Smuzhiyun};
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun&ssi1 {
751*4882a593Smuzhiyun	status = "okay";
752*4882a593Smuzhiyun};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun&uart1 {
755*4882a593Smuzhiyun	pinctrl-names = "default";
756*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_rtscts>;
757*4882a593Smuzhiyun	uart-has-rtscts;
758*4882a593Smuzhiyun	status = "okay";
759*4882a593Smuzhiyun};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun&uart2 {
762*4882a593Smuzhiyun	pinctrl-names = "default";
763*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2 &pinctrl_uart2_rtscts>;
764*4882a593Smuzhiyun	uart-has-rtscts;
765*4882a593Smuzhiyun	status = "okay";
766*4882a593Smuzhiyun};
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun&uart3 {
769*4882a593Smuzhiyun	pinctrl-names = "default";
770*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3 &pinctrl_uart3_rtscts>;
771*4882a593Smuzhiyun	uart-has-rtscts;
772*4882a593Smuzhiyun	status = "okay";
773*4882a593Smuzhiyun};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun&usbh1 {
776*4882a593Smuzhiyun	vbus-supply = <&reg_usbh1_vbus>;
777*4882a593Smuzhiyun	dr_mode = "host";
778*4882a593Smuzhiyun	disable-over-current;
779*4882a593Smuzhiyun	status = "okay";
780*4882a593Smuzhiyun};
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun&usbotg {
783*4882a593Smuzhiyun	vbus-supply = <&reg_usbotg_vbus>;
784*4882a593Smuzhiyun	pinctrl-names = "default";
785*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg>;
786*4882a593Smuzhiyun	dr_mode = "peripheral";
787*4882a593Smuzhiyun	disable-over-current;
788*4882a593Smuzhiyun	status = "okay";
789*4882a593Smuzhiyun};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun&usdhc1 {
792*4882a593Smuzhiyun	pinctrl-names = "default";
793*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
794*4882a593Smuzhiyun	bus-width = <4>;
795*4882a593Smuzhiyun	no-1-8-v;
796*4882a593Smuzhiyun	cd-gpios = <&gpio7 2 GPIO_ACTIVE_LOW>;
797*4882a593Smuzhiyun	fsl,wp-controller;
798*4882a593Smuzhiyun	status = "okay";
799*4882a593Smuzhiyun};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun&usdhc2 {
802*4882a593Smuzhiyun	pinctrl-names = "default";
803*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
804*4882a593Smuzhiyun	bus-width = <4>;
805*4882a593Smuzhiyun	no-1-8-v;
806*4882a593Smuzhiyun	cd-gpios = <&gpio7 3 GPIO_ACTIVE_LOW>;
807*4882a593Smuzhiyun	fsl,wp-controller;
808*4882a593Smuzhiyun	status = "okay";
809*4882a593Smuzhiyun};
810