xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6qdl-ts4900.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2015 Technologic Systems
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
7*4882a593Smuzhiyun * whole.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
10*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
11*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun *     GNU General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Or, alternatively,
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
21*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
22*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
23*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
24*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
25*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
26*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
27*4882a593Smuzhiyun *     conditions:
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
30*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
43*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun/ {
46*4882a593Smuzhiyun	aliases {
47*4882a593Smuzhiyun		ethernet0 = &fec;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	leds {
51*4882a593Smuzhiyun		pinctrl-names = "default";
52*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_leds1>;
53*4882a593Smuzhiyun		compatible = "gpio-leds";
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		green-led {
56*4882a593Smuzhiyun			label = "green-led";
57*4882a593Smuzhiyun			gpios = <&gpio2 24 GPIO_ACTIVE_LOW>;
58*4882a593Smuzhiyun			default-state = "on";
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		red-led {
62*4882a593Smuzhiyun			label = "red-led";
63*4882a593Smuzhiyun			gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
64*4882a593Smuzhiyun			default-state = "off";
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	reg_3p3v: regulator-3p3v {
69*4882a593Smuzhiyun		compatible = "regulator-fixed";
70*4882a593Smuzhiyun		regulator-name = "3p3v";
71*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
72*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	reg_usb_otg_vbus: regulator-usb-otg-vbus {
76*4882a593Smuzhiyun		compatible = "regulator-fixed";
77*4882a593Smuzhiyun		regulator-name = "usb_otg_vbus";
78*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
79*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
80*4882a593Smuzhiyun		gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
81*4882a593Smuzhiyun		enable-active-high;
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&can1 {
86*4882a593Smuzhiyun	pinctrl-names = "default";
87*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
88*4882a593Smuzhiyun	status = "okay";
89*4882a593Smuzhiyun};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun&can2 {
92*4882a593Smuzhiyun	pinctrl-names = "default";
93*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
94*4882a593Smuzhiyun	status = "okay";
95*4882a593Smuzhiyun};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun&ecspi1 {
98*4882a593Smuzhiyun	cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>;
99*4882a593Smuzhiyun	pinctrl-names = "default";
100*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi1>;
101*4882a593Smuzhiyun	status = "okay";
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	n25q064: flash@0 {
104*4882a593Smuzhiyun		compatible = "micron,n25q064", "jedec,spi-nor";
105*4882a593Smuzhiyun		reg = <0>;
106*4882a593Smuzhiyun		spi-max-frequency = <20000000>;
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun&ecspi2 {
111*4882a593Smuzhiyun	cs-gpios = <&gpio6 2 GPIO_ACTIVE_LOW>;
112*4882a593Smuzhiyun	pinctrl-names = "default";
113*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi2>;
114*4882a593Smuzhiyun	status = "okay";
115*4882a593Smuzhiyun};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun&fec {
118*4882a593Smuzhiyun	pinctrl-names = "default";
119*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
120*4882a593Smuzhiyun	phy-mode = "rgmii";
121*4882a593Smuzhiyun	status = "okay";
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&i2c1 {
125*4882a593Smuzhiyun	clock-frequency = <100000>;
126*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
127*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
128*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c1_gpio>;
129*4882a593Smuzhiyun	scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>;
130*4882a593Smuzhiyun	sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
131*4882a593Smuzhiyun	status = "okay";
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun	isl12022: rtc@6f {
134*4882a593Smuzhiyun		compatible = "isil,isl12022";
135*4882a593Smuzhiyun		reg = <0x6f>;
136*4882a593Smuzhiyun	};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun	gpio8: gpio@28 {
139*4882a593Smuzhiyun		compatible = "technologic,ts4900-gpio";
140*4882a593Smuzhiyun		reg = <0x28>;
141*4882a593Smuzhiyun		#gpio-cells = <2>;
142*4882a593Smuzhiyun		gpio-controller;
143*4882a593Smuzhiyun		ngpio = <32>;
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun&i2c2 {
148*4882a593Smuzhiyun	clock-frequency = <100000>;
149*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
150*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
151*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c2_gpio>;
152*4882a593Smuzhiyun	scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>;
153*4882a593Smuzhiyun	sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>;
154*4882a593Smuzhiyun	status = "okay";
155*4882a593Smuzhiyun};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun&iomuxc {
158*4882a593Smuzhiyun	pinctrl-names = "default";
159*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_hog>;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun	pinctrl_ecspi1: ecspi1grp {
162*4882a593Smuzhiyun		fsl,pins = <
163*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D17__ECSPI1_MISO		0x100b1
164*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__ECSPI1_MOSI		0x100b1
165*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D16__ECSPI1_SCLK		0x100b1
166*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D19__GPIO3_IO19		0x100b1 /* Onboard flash CS1# */
167*4882a593Smuzhiyun		>;
168*4882a593Smuzhiyun	};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun	pinctrl_ecspi2: ecspi2grp {
171*4882a593Smuzhiyun		fsl,pins = <
172*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK	0x100b1
173*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI	0x100b1
174*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO	0x100b1
175*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT11__GPIO5_IO29	0x100b1 /* Offboard CS0# */
176*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT16__GPIO6_IO02	0x100b1 /* FPGA CS1# */
177*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21	0x1b0b1 /* FPGA_RESET# */
178*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20	0x1b0b1 /* FPGA_DONE */
179*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M	0x10    /* FPGA 24MHZ */
180*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_4__GPIO1_IO04		0x1b0b1 /* FPGA_IRQ */
181*4882a593Smuzhiyun		>;
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
185*4882a593Smuzhiyun		fsl,pins = <
186*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
187*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
188*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x1b030
189*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b030
190*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b030
191*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b030
192*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b030
193*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b030
194*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
195*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
196*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
197*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
198*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
199*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
200*4882a593Smuzhiyun			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x4001b0a8
201*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28	0x1b0b1
202*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN4__GPIO4_IO20		0x1b0b1 /* ETH_PHY_RESET */
203*4882a593Smuzhiyun		>;
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1grp {
207*4882a593Smuzhiyun		fsl,pins = <
208*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX	0x1b0b1
209*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX	0x1b0b1
210*4882a593Smuzhiyun		>;
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2grp {
214*4882a593Smuzhiyun		fsl,pins = <
215*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX	0x1b0b1
216*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX	0x1b0b1
217*4882a593Smuzhiyun		>;
218*4882a593Smuzhiyun	};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun	pinctrl_hog: hoggrp {
221*4882a593Smuzhiyun		fsl,pins = <
222*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A17__GPIO2_IO21		0x1b0b1 /* OFF_BD_RESET# */
223*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A16__GPIO2_IO22		0x1b0b1 /* EN_USB_5V# */
224*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A19__GPIO2_IO19		0x1b0b1 /* EN_LCD_3.3V */
225*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_0__CCM_CLKO1		0x130b0 /* Audio CLK */
226*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_5__GPIO1_IO05		0x1b0b1 /* DIO_1 */
227*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_6__GPIO1_IO06		0x1b0b1 /* DIO_2 */
228*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_9__GPIO1_IO09		0x1b0b1 /* DIO_3 */
229*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_16__GPIO7_IO11		0x1b0b1 /* DIO_4 */
230*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b1 /* DIO_5 */
231*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_19__GPIO4_IO05		0x1b0b1 /* DIO_7 */
232*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19	0x1b0b1 /* DIO_8 */
233*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18	0x1b0b1 /* DIO_9 */
234*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT12__GPIO5_IO30	0x1b0b1 /* DIO_0 */
235*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31	0x1b0b1 /* DIO_6 */
236*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03	0x1b0b1 /* CPU_DIO_A */
237*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT7__GPIO2_IO15		0x1b0b1 /* DIO_2 */
238*4882a593Smuzhiyun			MX6QDL_PAD_SD3_RST__GPIO7_IO08		0x1b0b1 /* CPU_DIO_B */
239*4882a593Smuzhiyun			MX6QDL_PAD_EIM_LBA__GPIO2_IO27		0x1b0b1 /* BUS_ALE# */
240*4882a593Smuzhiyun			MX6QDL_PAD_EIM_OE__GPIO2_IO25		0x1b0b1 /* DIO_15 */
241*4882a593Smuzhiyun			MX6QDL_PAD_EIM_RW__GPIO2_IO26		0x1b0b1 /* BUS_DIR */
242*4882a593Smuzhiyun			MX6QDL_PAD_EIM_CS0__GPIO2_IO23		0x1b0b1 /* BUS_CS# */
243*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A18__GPIO2_IO20		0x1b0b1 /* DIO_14 */
244*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A20__GPIO2_IO18		0x1b0b1 /* DIO_16 */
245*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A21__GPIO2_IO17		0x1b0b1 /* DIO_12 */
246*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A22__GPIO2_IO16		0x1b0b1 /* DIO_18 */
247*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A23__GPIO6_IO06		0x1b0b1 /* DIO_19 */
248*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A24__GPIO5_IO04		0x1b0b1 /* DIO_20 */
249*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D31__GPIO3_IO31		0x1b0b1 /* BUS_BHE# */
250*4882a593Smuzhiyun			MX6QDL_PAD_EIM_BCLK__GPIO6_IO31		0x1b0b1 /* DIO_13 */
251*4882a593Smuzhiyun			MX6QDL_PAD_EIM_WAIT__GPIO5_IO00		0x1b0b1 /* EIM_WAIT# */
252*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB1__GPIO2_IO29		0x1b0b1 /* DIO_10 */
253*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA0__GPIO3_IO00		0x1b0b1 /* MUX_AD_00 */
254*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA1__GPIO3_IO01		0x1b0b1 /* MUX_AD_01 */
255*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA2__GPIO3_IO02		0x1b0b1 /* MUX_AD_02 */
256*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA3__GPIO3_IO03		0x1b0b1 /* MUX_AD_03 */
257*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA4__GPIO3_IO04		0x1b0b1 /* MUX_AD_04 */
258*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA5__GPIO3_IO05		0x1b0b1 /* MUX_AD_05 */
259*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA6__GPIO3_IO06		0x1b0b1 /* MUX_AD_06 */
260*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA7__GPIO3_IO07		0x1b0b1 /* MUX_AD_07 */
261*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA8__GPIO3_IO08		0x1b0b1 /* MUX_AD_08 */
262*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA9__GPIO3_IO09		0x1b0b1 /* MUX_AD_09 */
263*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA10__GPIO3_IO10		0x1b0b1 /* MUX_AD_10 */
264*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA11__GPIO3_IO11		0x1b0b1 /* MUX_AD_11 */
265*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA12__GPIO3_IO12		0x1b0b1 /* MUX_AD_12 */
266*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA13__GPIO3_IO13		0x1b0b1 /* MUX_AD_13 */
267*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA14__GPIO3_IO14		0x1b0b1 /* MUX_AD_14 */
268*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA15__GPIO3_IO15		0x1b0b1 /* MUX_AD_15 */
269*4882a593Smuzhiyun			MX6QDL_PAD_DI0_DISP_CLK__GPIO4_IO16	0x1b0b1 /* LCD_CLK */
270*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN15__GPIO4_IO17	0x1b0b1 /* DE */
271*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN2__GPIO4_IO18		0x1b0b1 /* Hsync */
272*4882a593Smuzhiyun			MX6QDL_PAD_DI0_PIN3__GPIO4_IO19		0x1b0b1 /* Vsync */
273*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21	0x1b0b1
274*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT1__GPIO4_IO22	0x1b0b1
275*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT2__GPIO4_IO23	0x1b0b1
276*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24	0x1b0b1
277*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25	0x1b0b1
278*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26	0x1b0b1
279*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27	0x1b0b1
280*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28	0x1b0b1
281*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT8__GPIO4_IO29	0x1b0b1
282*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30	0x1b0b1
283*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31	0x1b0b1
284*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05	0x1b0b1
285*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT12__GPIO5_IO06	0x1b0b1
286*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT13__GPIO5_IO07	0x1b0b1
287*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08	0x1b0b1
288*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09	0x1b0b1
289*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT16__GPIO5_IO10	0x1b0b1
290*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11	0x1b0b1
291*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12	0x1b0b1
292*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13	0x1b0b1
293*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14	0x1b0b1
294*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15	0x1b0b1
295*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16	0x1b0b1
296*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17	0x1b0b1
297*4882a593Smuzhiyun		>;
298*4882a593Smuzhiyun	};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
301*4882a593Smuzhiyun		fsl,pins = <
302*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
303*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
304*4882a593Smuzhiyun		>;
305*4882a593Smuzhiyun	};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun	pinctrl_i2c1_gpio: i2c1gpiogrp {
308*4882a593Smuzhiyun		fsl,pins = <
309*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__GPIO3_IO21		0x4001b8b1
310*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__GPIO3_IO28		0x4001b8b1
311*4882a593Smuzhiyun		>;
312*4882a593Smuzhiyun	};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
315*4882a593Smuzhiyun		fsl,pins = <
316*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
317*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
318*4882a593Smuzhiyun		>;
319*4882a593Smuzhiyun	};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun	pinctrl_i2c2_gpio: i2c2gpiogrp {
322*4882a593Smuzhiyun		fsl,pins = <
323*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__GPIO4_IO12		0x4001b8b1
324*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__GPIO4_IO13		0x4001b8b1
325*4882a593Smuzhiyun		>;
326*4882a593Smuzhiyun	};
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun	pinctrl_leds1: leds1grp {
329*4882a593Smuzhiyun		fsl,pins = <
330*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b1 /* RED_LED# */
331*4882a593Smuzhiyun			MX6QDL_PAD_EIM_CS1__GPIO2_IO24		0x1b0b1 /* GREEN_LED# */
332*4882a593Smuzhiyun		>;
333*4882a593Smuzhiyun	};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
336*4882a593Smuzhiyun		fsl,pins = <
337*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
338*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
339*4882a593Smuzhiyun		>;
340*4882a593Smuzhiyun	};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
343*4882a593Smuzhiyun		fsl,pins = <
344*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_7__UART2_TX_DATA	0x1b0b1
345*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_8__UART2_RX_DATA	0x1b0b1
346*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT6__UART2_CTS_B	0x1b0b1
347*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT5__UART2_RTS_B	0x1b0b1
348*4882a593Smuzhiyun		>;
349*4882a593Smuzhiyun	};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun	pinctrl_uart3: uart3grp {
352*4882a593Smuzhiyun		fsl,pins = <
353*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D24__UART3_TX_DATA	0x1b0b1
354*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D25__UART3_RX_DATA	0x1b0b1
355*4882a593Smuzhiyun		>;
356*4882a593Smuzhiyun	};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun	pinctrl_uart4: uart4grp {
359*4882a593Smuzhiyun		fsl,pins = <
360*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA	0x1b0b1
361*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA	0x1b0b1
362*4882a593Smuzhiyun		>;
363*4882a593Smuzhiyun	};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun	pinctrl_uart5: uart5grp {
366*4882a593Smuzhiyun		fsl,pins = <
367*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL1__UART5_TX_DATA	0x1b0b1
368*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA	0x1b0b1
369*4882a593Smuzhiyun		>;
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	pinctrl_usbotg: usbotggrp {
373*4882a593Smuzhiyun		fsl,pins = <
374*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_1__USB_OTG_ID		0x17059
375*4882a593Smuzhiyun		>;
376*4882a593Smuzhiyun	};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
379*4882a593Smuzhiyun		fsl,pins = <
380*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CMD__SD1_CMD		0x17059
381*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CLK__SD1_CLK		0x10059
382*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT0__SD1_DATA0		0x17059
383*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT1__SD1_DATA1		0x17059
384*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT2__SD1_DATA2		0x17059
385*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT3__SD1_DATA3		0x17059
386*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD1__GPIO1_IO26	0x17059 /* WIFI IRQ */
387*4882a593Smuzhiyun		>;
388*4882a593Smuzhiyun	};
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
391*4882a593Smuzhiyun		fsl,pins = <
392*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17059
393*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10059
394*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17059
395*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17059
396*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17059
397*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17059
398*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB0__GPIO2_IO28		0x1b0b1 /* EN_SD_POWER# */
399*4882a593Smuzhiyun		>;
400*4882a593Smuzhiyun	};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
403*4882a593Smuzhiyun		fsl,pins = <
404*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
405*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
406*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
407*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
408*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
409*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
410*4882a593Smuzhiyun		>;
411*4882a593Smuzhiyun	};
412*4882a593Smuzhiyun};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun&pcie {
415*4882a593Smuzhiyun	status = "okay";
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&uart1 {
419*4882a593Smuzhiyun	pinctrl-names = "default";
420*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
421*4882a593Smuzhiyun	status = "okay";
422*4882a593Smuzhiyun};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun&uart2 {
425*4882a593Smuzhiyun	pinctrl-names = "default";
426*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
427*4882a593Smuzhiyun	uart-has-rtscts;
428*4882a593Smuzhiyun	status = "okay";
429*4882a593Smuzhiyun};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun&uart3 {
432*4882a593Smuzhiyun	pinctrl-names = "default";
433*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3>;
434*4882a593Smuzhiyun	status = "okay";
435*4882a593Smuzhiyun};
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun&uart4 {
438*4882a593Smuzhiyun	pinctrl-names = "default";
439*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart4>;
440*4882a593Smuzhiyun	status = "okay";
441*4882a593Smuzhiyun};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun&uart5 {
444*4882a593Smuzhiyun	pinctrl-names = "default";
445*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart5>;
446*4882a593Smuzhiyun	status = "okay";
447*4882a593Smuzhiyun};
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun&usbh1 {
450*4882a593Smuzhiyun	status = "okay";
451*4882a593Smuzhiyun};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun&usbotg {
454*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg_vbus>;
455*4882a593Smuzhiyun	pinctrl-names = "default";
456*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg>;
457*4882a593Smuzhiyun	disable-over-current;
458*4882a593Smuzhiyun	status = "okay";
459*4882a593Smuzhiyun};
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun/* SD */
462*4882a593Smuzhiyun&usdhc2 {
463*4882a593Smuzhiyun	pinctrl-names = "default";
464*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
465*4882a593Smuzhiyun	vmmc-supply = <&reg_3p3v>;
466*4882a593Smuzhiyun	bus-width = <4>;
467*4882a593Smuzhiyun	fsl,wp-controller;
468*4882a593Smuzhiyun	status = "okay";
469*4882a593Smuzhiyun};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun/* eMMC */
472*4882a593Smuzhiyun&usdhc3 {
473*4882a593Smuzhiyun	pinctrl-names = "default";
474*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
475*4882a593Smuzhiyun	vmmc-supply = <&reg_3p3v>;
476*4882a593Smuzhiyun	bus-width = <4>;
477*4882a593Smuzhiyun	non-removable;
478*4882a593Smuzhiyun	status = "okay";
479*4882a593Smuzhiyun};
480