1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2013 Christian Hemp, Phytec Messtechnik GmbH 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun model = "Phytec phyFLEX-i.MX6 Quad"; 10*4882a593Smuzhiyun compatible = "phytec,imx6q-pfla02", "fsl,imx6q"; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun memory@10000000 { 13*4882a593Smuzhiyun device_type = "memory"; 14*4882a593Smuzhiyun reg = <0x10000000 0x80000000>; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun regulators { 18*4882a593Smuzhiyun compatible = "simple-bus"; 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <0>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun reg_usb_otg_vbus: regulator@0 { 23*4882a593Smuzhiyun compatible = "regulator-fixed"; 24*4882a593Smuzhiyun reg = <0>; 25*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 26*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 27*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 28*4882a593Smuzhiyun gpio = <&gpio4 15 0>; 29*4882a593Smuzhiyun enable-active-high; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun reg_usb_h1_vbus: regulator@1 { 33*4882a593Smuzhiyun compatible = "regulator-fixed"; 34*4882a593Smuzhiyun reg = <1>; 35*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 36*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 37*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 38*4882a593Smuzhiyun gpio = <&gpio1 0 0>; 39*4882a593Smuzhiyun enable-active-high; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun gpio_leds: leds { 44*4882a593Smuzhiyun compatible = "gpio-leds"; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun green { 47*4882a593Smuzhiyun label = "phyflex:green"; 48*4882a593Smuzhiyun gpios = <&gpio1 30 0>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun red { 52*4882a593Smuzhiyun label = "phyflex:red"; 53*4882a593Smuzhiyun gpios = <&gpio2 31 0>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun}; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun&audmux { 59*4882a593Smuzhiyun pinctrl-names = "default"; 60*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; 61*4882a593Smuzhiyun status = "disabled"; 62*4882a593Smuzhiyun}; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun&can1 { 65*4882a593Smuzhiyun pinctrl-names = "default"; 66*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 67*4882a593Smuzhiyun status = "disabled"; 68*4882a593Smuzhiyun}; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun&ecspi3 { 71*4882a593Smuzhiyun pinctrl-names = "default"; 72*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi3>; 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun som_flash: flash@0 { 77*4882a593Smuzhiyun compatible = "m25p80", "jedec,spi-nor"; 78*4882a593Smuzhiyun spi-max-frequency = <20000000>; 79*4882a593Smuzhiyun reg = <0>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun}; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun&fec { 84*4882a593Smuzhiyun pinctrl-names = "default"; 85*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 86*4882a593Smuzhiyun phy-handle = <ðphy>; 87*4882a593Smuzhiyun phy-mode = "rgmii"; 88*4882a593Smuzhiyun phy-reset-duration = <10>; /* in msecs */ 89*4882a593Smuzhiyun phy-reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 90*4882a593Smuzhiyun phy-supply = <&vdd_eth_io_reg>; 91*4882a593Smuzhiyun status = "disabled"; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun fec_mdio: mdio { 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <0>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun ethphy: ethernet-phy@0 { 98*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 99*4882a593Smuzhiyun reg = <0>; 100*4882a593Smuzhiyun txc-skew-ps = <1680>; 101*4882a593Smuzhiyun rxc-skew-ps = <1860>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&gpmi { 107*4882a593Smuzhiyun pinctrl-names = "default"; 108*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 109*4882a593Smuzhiyun nand-on-flash-bbt; 110*4882a593Smuzhiyun status = "okay"; 111*4882a593Smuzhiyun}; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun&i2c1 { 114*4882a593Smuzhiyun pinctrl-names = "default"; 115*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 116*4882a593Smuzhiyun status = "okay"; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun som_eeprom: eeprom@50 { 119*4882a593Smuzhiyun compatible = "atmel,24c32"; 120*4882a593Smuzhiyun reg = <0x50>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun pmic@58 { 124*4882a593Smuzhiyun compatible = "dlg,da9063"; 125*4882a593Smuzhiyun reg = <0x58>; 126*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 127*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_LOW>; /* active-low GPIO2_9 */ 128*4882a593Smuzhiyun interrupt-controller; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun regulators { 131*4882a593Smuzhiyun vddcore_reg: bcore1 { 132*4882a593Smuzhiyun regulator-min-microvolt = <730000>; 133*4882a593Smuzhiyun regulator-max-microvolt = <1380000>; 134*4882a593Smuzhiyun regulator-always-on; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun vddsoc_reg: bcore2 { 138*4882a593Smuzhiyun regulator-min-microvolt = <730000>; 139*4882a593Smuzhiyun regulator-max-microvolt = <1380000>; 140*4882a593Smuzhiyun regulator-always-on; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun vdd_ddr3_reg: bpro { 144*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 145*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 146*4882a593Smuzhiyun regulator-always-on; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun vdd_3v3_reg: bperi { 150*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 151*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 152*4882a593Smuzhiyun regulator-always-on; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun vdd_buckmem_reg: bmem { 156*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 157*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 158*4882a593Smuzhiyun regulator-always-on; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun vdd_eth_reg: bio { 162*4882a593Smuzhiyun regulator-min-microvolt = <1200000>; 163*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 164*4882a593Smuzhiyun regulator-always-on; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun vdd_eth_io_reg: ldo4 { 168*4882a593Smuzhiyun regulator-min-microvolt = <2500000>; 169*4882a593Smuzhiyun regulator-max-microvolt = <2500000>; 170*4882a593Smuzhiyun regulator-always-on; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun vdd_mx6_snvs_reg: ldo5 { 174*4882a593Smuzhiyun regulator-min-microvolt = <3000000>; 175*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 176*4882a593Smuzhiyun regulator-always-on; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun vdd_3v3_pmic_io_reg: ldo6 { 180*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 181*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 182*4882a593Smuzhiyun regulator-always-on; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun vdd_sd0_reg: ldo9 { 186*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 187*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun vdd_sd1_reg: ldo10 { 191*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 192*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun vdd_mx6_high_reg: ldo11 { 196*4882a593Smuzhiyun regulator-min-microvolt = <3000000>; 197*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 198*4882a593Smuzhiyun regulator-always-on; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&i2c2 { 205*4882a593Smuzhiyun pinctrl-names = "default"; 206*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 207*4882a593Smuzhiyun clock-frequency = <100000>; 208*4882a593Smuzhiyun}; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun&i2c3 { 211*4882a593Smuzhiyun pinctrl-names = "default"; 212*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 213*4882a593Smuzhiyun clock-frequency = <100000>; 214*4882a593Smuzhiyun}; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun&iomuxc { 217*4882a593Smuzhiyun pinctrl-names = "default"; 218*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog>; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun imx6q-phytec-pfla02 { 221*4882a593Smuzhiyun pinctrl_hog: hoggrp { 222*4882a593Smuzhiyun fsl,pins = < 223*4882a593Smuzhiyun MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x80000000 224*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x80000000 /* SPI NOR chipselect */ 225*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT1__GPIO2_IO09 0x80000000 /* PMIC interrupt */ 226*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x80000000 /* Green LED */ 227*4882a593Smuzhiyun MX6QDL_PAD_EIM_EB3__GPIO2_IO31 0x80000000 /* Red LED */ 228*4882a593Smuzhiyun >; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun pinctrl_ecspi3: ecspi3grp { 232*4882a593Smuzhiyun fsl,pins = < 233*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 234*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 235*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 236*4882a593Smuzhiyun >; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun pinctrl_enet: enetgrp { 240*4882a593Smuzhiyun fsl,pins = < 241*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 242*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 243*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 244*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 245*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 246*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 247*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 248*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 249*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 250*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 251*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 252*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 253*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 254*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 255*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 256*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 257*4882a593Smuzhiyun >; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 261*4882a593Smuzhiyun fsl,pins = < 262*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0 263*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0 264*4882a593Smuzhiyun >; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 268*4882a593Smuzhiyun fsl,pins = < 269*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 270*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 271*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 272*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 273*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 274*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 275*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 276*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 277*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 278*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 279*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 280*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 281*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 282*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 283*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 284*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 285*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 286*4882a593Smuzhiyun >; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 290*4882a593Smuzhiyun fsl,pins = < 291*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 292*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 293*4882a593Smuzhiyun >; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 297*4882a593Smuzhiyun fsl,pins = < 298*4882a593Smuzhiyun MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1 299*4882a593Smuzhiyun MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1 300*4882a593Smuzhiyun >; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 304*4882a593Smuzhiyun fsl,pins = < 305*4882a593Smuzhiyun MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1 306*4882a593Smuzhiyun MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 307*4882a593Smuzhiyun >; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 311*4882a593Smuzhiyun fsl,pins = <MX6QDL_PAD_DI0_PIN15__GPIO4_IO17 0x80000000>; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 315*4882a593Smuzhiyun fsl,pins = < 316*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 317*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 318*4882a593Smuzhiyun MX6QDL_PAD_EIM_D31__UART3_RTS_B 0x1b0b1 319*4882a593Smuzhiyun MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1 320*4882a593Smuzhiyun >; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun pinctrl_uart4: uart4grp { 324*4882a593Smuzhiyun fsl,pins = < 325*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 326*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 327*4882a593Smuzhiyun >; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun pinctrl_usbh1: usbh1grp { 331*4882a593Smuzhiyun fsl,pins = < 332*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__USB_H1_PWR 0x80000000 333*4882a593Smuzhiyun >; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 337*4882a593Smuzhiyun fsl,pins = < 338*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 339*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x1b0b0 340*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x80000000 341*4882a593Smuzhiyun >; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 345*4882a593Smuzhiyun fsl,pins = < 346*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 347*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 348*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 349*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 350*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 351*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 352*4882a593Smuzhiyun >; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 356*4882a593Smuzhiyun fsl,pins = < 357*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 358*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 359*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 360*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 361*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 362*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 363*4882a593Smuzhiyun >; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun pinctrl_usdhc3_cdwp: usdhc3cdwp { 367*4882a593Smuzhiyun fsl,pins = < 368*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x80000000 369*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x80000000 370*4882a593Smuzhiyun >; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 374*4882a593Smuzhiyun fsl,pins = < 375*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x130b0 376*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT17__AUD5_TXD 0x110b0 377*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x130b0 378*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 379*4882a593Smuzhiyun >; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun}; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun&pcie { 385*4882a593Smuzhiyun pinctrl-names = "default"; 386*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 387*4882a593Smuzhiyun reset-gpio = <&gpio4 17 GPIO_ACTIVE_LOW>; 388*4882a593Smuzhiyun status = "disabled"; 389*4882a593Smuzhiyun}; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun®_arm { 392*4882a593Smuzhiyun vin-supply = <&vddcore_reg>; 393*4882a593Smuzhiyun}; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun®_pu { 396*4882a593Smuzhiyun vin-supply = <&vddsoc_reg>; 397*4882a593Smuzhiyun}; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun®_soc { 400*4882a593Smuzhiyun vin-supply = <&vddsoc_reg>; 401*4882a593Smuzhiyun}; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun&uart3 { 404*4882a593Smuzhiyun pinctrl-names = "default"; 405*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 406*4882a593Smuzhiyun uart-has-rtscts; 407*4882a593Smuzhiyun status = "disabled"; 408*4882a593Smuzhiyun}; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun&uart4 { 411*4882a593Smuzhiyun pinctrl-names = "default"; 412*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart4>; 413*4882a593Smuzhiyun status = "disabled"; 414*4882a593Smuzhiyun}; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun&usbh1 { 417*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 418*4882a593Smuzhiyun pinctrl-names = "default"; 419*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbh1>; 420*4882a593Smuzhiyun status = "disabled"; 421*4882a593Smuzhiyun}; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun&usbotg { 424*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 425*4882a593Smuzhiyun pinctrl-names = "default"; 426*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 427*4882a593Smuzhiyun disable-over-current; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun}; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun&usdhc2 { 432*4882a593Smuzhiyun pinctrl-names = "default"; 433*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 434*4882a593Smuzhiyun cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>; 435*4882a593Smuzhiyun wp-gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>; 436*4882a593Smuzhiyun vmmc-supply = <&vdd_sd1_reg>; 437*4882a593Smuzhiyun status = "disabled"; 438*4882a593Smuzhiyun}; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun&usdhc3 { 441*4882a593Smuzhiyun pinctrl-names = "default"; 442*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3 443*4882a593Smuzhiyun &pinctrl_usdhc3_cdwp>; 444*4882a593Smuzhiyun cd-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>; 445*4882a593Smuzhiyun wp-gpios = <&gpio1 29 GPIO_ACTIVE_HIGH>; 446*4882a593Smuzhiyun vmmc-supply = <&vdd_sd0_reg>; 447*4882a593Smuzhiyun status = "disabled"; 448*4882a593Smuzhiyun}; 449