1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 Gateworks Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 12*4882a593Smuzhiyun aliases { 13*4882a593Smuzhiyun led0 = &led0; 14*4882a593Smuzhiyun led1 = &led1; 15*4882a593Smuzhiyun led2 = &led2; 16*4882a593Smuzhiyun nand = &gpmi; 17*4882a593Smuzhiyun usb0 = &usbh1; 18*4882a593Smuzhiyun usb1 = &usbotg; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun chosen { 22*4882a593Smuzhiyun stdout-path = &uart2; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun gpio-keys { 26*4882a593Smuzhiyun compatible = "gpio-keys"; 27*4882a593Smuzhiyun #address-cells = <1>; 28*4882a593Smuzhiyun #size-cells = <0>; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun user-pb { 31*4882a593Smuzhiyun label = "user_pb"; 32*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 33*4882a593Smuzhiyun linux,code = <BTN_0>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun user-pb1x { 37*4882a593Smuzhiyun label = "user_pb1x"; 38*4882a593Smuzhiyun linux,code = <BTN_1>; 39*4882a593Smuzhiyun interrupt-parent = <&gsc>; 40*4882a593Smuzhiyun interrupts = <0>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun key-erased { 44*4882a593Smuzhiyun label = "key-erased"; 45*4882a593Smuzhiyun linux,code = <BTN_2>; 46*4882a593Smuzhiyun interrupt-parent = <&gsc>; 47*4882a593Smuzhiyun interrupts = <1>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun eeprom-wp { 51*4882a593Smuzhiyun label = "eeprom_wp"; 52*4882a593Smuzhiyun linux,code = <BTN_3>; 53*4882a593Smuzhiyun interrupt-parent = <&gsc>; 54*4882a593Smuzhiyun interrupts = <2>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun tamper { 58*4882a593Smuzhiyun label = "tamper"; 59*4882a593Smuzhiyun linux,code = <BTN_4>; 60*4882a593Smuzhiyun interrupt-parent = <&gsc>; 61*4882a593Smuzhiyun interrupts = <5>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun switch-hold { 65*4882a593Smuzhiyun label = "switch_hold"; 66*4882a593Smuzhiyun linux,code = <BTN_5>; 67*4882a593Smuzhiyun interrupt-parent = <&gsc>; 68*4882a593Smuzhiyun interrupts = <7>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun leds { 73*4882a593Smuzhiyun compatible = "gpio-leds"; 74*4882a593Smuzhiyun pinctrl-names = "default"; 75*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun led0: user1 { 78*4882a593Smuzhiyun label = "user1"; 79*4882a593Smuzhiyun gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 80*4882a593Smuzhiyun default-state = "on"; 81*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun led1: user2 { 85*4882a593Smuzhiyun label = "user2"; 86*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 87*4882a593Smuzhiyun default-state = "off"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun led2: user3 { 91*4882a593Smuzhiyun label = "user3"; 92*4882a593Smuzhiyun gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 93*4882a593Smuzhiyun default-state = "off"; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun memory@10000000 { 98*4882a593Smuzhiyun device_type = "memory"; 99*4882a593Smuzhiyun reg = <0x10000000 0x40000000>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun pps { 103*4882a593Smuzhiyun compatible = "pps-gpio"; 104*4882a593Smuzhiyun pinctrl-names = "default"; 105*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pps>; 106*4882a593Smuzhiyun gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 110*4882a593Smuzhiyun compatible = "regulator-fixed"; 111*4882a593Smuzhiyun regulator-name = "3P3V"; 112*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 113*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 114*4882a593Smuzhiyun regulator-always-on; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun reg_usb_vbus: regulator-5p0v { 118*4882a593Smuzhiyun compatible = "regulator-fixed"; 119*4882a593Smuzhiyun regulator-name = "usb_vbus"; 120*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 121*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 122*4882a593Smuzhiyun regulator-always-on; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun}; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun&can1 { 127*4882a593Smuzhiyun pinctrl-names = "default"; 128*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 129*4882a593Smuzhiyun status = "okay"; 130*4882a593Smuzhiyun}; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun&ecspi2 { 133*4882a593Smuzhiyun cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>; 134*4882a593Smuzhiyun pinctrl-names = "default"; 135*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi2>; 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun}; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun&fec { 140*4882a593Smuzhiyun pinctrl-names = "default"; 141*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 142*4882a593Smuzhiyun phy-mode = "rgmii-id"; 143*4882a593Smuzhiyun status = "okay"; 144*4882a593Smuzhiyun}; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun&gpmi { 147*4882a593Smuzhiyun pinctrl-names = "default"; 148*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 149*4882a593Smuzhiyun status = "okay"; 150*4882a593Smuzhiyun}; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun&i2c1 { 153*4882a593Smuzhiyun clock-frequency = <100000>; 154*4882a593Smuzhiyun pinctrl-names = "default"; 155*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 156*4882a593Smuzhiyun status = "okay"; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun gsc: gsc@20 { 159*4882a593Smuzhiyun compatible = "gw,gsc"; 160*4882a593Smuzhiyun reg = <0x20>; 161*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 162*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 163*4882a593Smuzhiyun interrupt-controller; 164*4882a593Smuzhiyun #interrupt-cells = <1>; 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun adc { 169*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 170*4882a593Smuzhiyun #address-cells = <1>; 171*4882a593Smuzhiyun #size-cells = <0>; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun channel@0 { 174*4882a593Smuzhiyun gw,mode = <0>; 175*4882a593Smuzhiyun reg = <0x00>; 176*4882a593Smuzhiyun label = "temp"; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun channel@2 { 180*4882a593Smuzhiyun gw,mode = <1>; 181*4882a593Smuzhiyun reg = <0x02>; 182*4882a593Smuzhiyun label = "vdd_vin"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun channel@5 { 186*4882a593Smuzhiyun gw,mode = <1>; 187*4882a593Smuzhiyun reg = <0x05>; 188*4882a593Smuzhiyun label = "vdd_3p3"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun channel@8 { 192*4882a593Smuzhiyun gw,mode = <1>; 193*4882a593Smuzhiyun reg = <0x08>; 194*4882a593Smuzhiyun label = "vdd_bat"; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun channel@b { 198*4882a593Smuzhiyun gw,mode = <1>; 199*4882a593Smuzhiyun reg = <0x0b>; 200*4882a593Smuzhiyun label = "vdd_5p0"; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun channel@e { 204*4882a593Smuzhiyun gw,mode = <1>; 205*4882a593Smuzhiyun reg = <0xe>; 206*4882a593Smuzhiyun label = "vdd_arm"; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun channel@11 { 210*4882a593Smuzhiyun gw,mode = <1>; 211*4882a593Smuzhiyun reg = <0x11>; 212*4882a593Smuzhiyun label = "vdd_soc"; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun channel@14 { 216*4882a593Smuzhiyun gw,mode = <1>; 217*4882a593Smuzhiyun reg = <0x14>; 218*4882a593Smuzhiyun label = "vdd_3p0"; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun channel@17 { 222*4882a593Smuzhiyun gw,mode = <1>; 223*4882a593Smuzhiyun reg = <0x17>; 224*4882a593Smuzhiyun label = "vdd_1p5"; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun channel@1d { 228*4882a593Smuzhiyun gw,mode = <1>; 229*4882a593Smuzhiyun reg = <0x1d>; 230*4882a593Smuzhiyun label = "vdd_1p8"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun channel@20 { 234*4882a593Smuzhiyun gw,mode = <1>; 235*4882a593Smuzhiyun reg = <0x20>; 236*4882a593Smuzhiyun label = "vdd_1p0"; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun channel@23 { 240*4882a593Smuzhiyun gw,mode = <1>; 241*4882a593Smuzhiyun reg = <0x23>; 242*4882a593Smuzhiyun label = "vdd_2p5"; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun fan-controller@a { 247*4882a593Smuzhiyun compatible = "gw,gsc-fan"; 248*4882a593Smuzhiyun #address-cells = <1>; 249*4882a593Smuzhiyun #size-cells = <0>; 250*4882a593Smuzhiyun reg = <0x0a>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun gsc_gpio: gpio@23 { 255*4882a593Smuzhiyun compatible = "nxp,pca9555"; 256*4882a593Smuzhiyun reg = <0x23>; 257*4882a593Smuzhiyun gpio-controller; 258*4882a593Smuzhiyun #gpio-cells = <2>; 259*4882a593Smuzhiyun interrupt-parent = <&gsc>; 260*4882a593Smuzhiyun interrupts = <4>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun eeprom@50 { 264*4882a593Smuzhiyun compatible = "atmel,24c02"; 265*4882a593Smuzhiyun reg = <0x50>; 266*4882a593Smuzhiyun pagesize = <16>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun eeprom@51 { 270*4882a593Smuzhiyun compatible = "atmel,24c02"; 271*4882a593Smuzhiyun reg = <0x51>; 272*4882a593Smuzhiyun pagesize = <16>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun eeprom@52 { 276*4882a593Smuzhiyun compatible = "atmel,24c02"; 277*4882a593Smuzhiyun reg = <0x52>; 278*4882a593Smuzhiyun pagesize = <16>; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun eeprom@53 { 282*4882a593Smuzhiyun compatible = "atmel,24c02"; 283*4882a593Smuzhiyun reg = <0x53>; 284*4882a593Smuzhiyun pagesize = <16>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun rtc@68 { 288*4882a593Smuzhiyun compatible = "dallas,ds1672"; 289*4882a593Smuzhiyun reg = <0x68>; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun}; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun&i2c2 { 294*4882a593Smuzhiyun clock-frequency = <100000>; 295*4882a593Smuzhiyun pinctrl-names = "default"; 296*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 297*4882a593Smuzhiyun status = "okay"; 298*4882a593Smuzhiyun}; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun&i2c3 { 301*4882a593Smuzhiyun clock-frequency = <100000>; 302*4882a593Smuzhiyun pinctrl-names = "default"; 303*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 304*4882a593Smuzhiyun status = "okay"; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun accel@19 { 307*4882a593Smuzhiyun pinctrl-names = "default"; 308*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_accel>; 309*4882a593Smuzhiyun compatible = "st,lis2de12"; 310*4882a593Smuzhiyun reg = <0x19>; 311*4882a593Smuzhiyun st,drdy-int-pin = <1>; 312*4882a593Smuzhiyun interrupt-parent = <&gpio7>; 313*4882a593Smuzhiyun interrupts = <13 0>; 314*4882a593Smuzhiyun interrupt-names = "INT1"; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun}; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun&pcie { 319*4882a593Smuzhiyun pinctrl-names = "default"; 320*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 321*4882a593Smuzhiyun reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>; 322*4882a593Smuzhiyun status = "okay"; 323*4882a593Smuzhiyun}; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun&pwm1 { 326*4882a593Smuzhiyun pinctrl-names = "default"; 327*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm1>; /* MX6_DIO0 */ 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun&pwm2 { 332*4882a593Smuzhiyun pinctrl-names = "default"; 333*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 334*4882a593Smuzhiyun status = "disabled"; 335*4882a593Smuzhiyun}; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun&pwm3 { 338*4882a593Smuzhiyun pinctrl-names = "default"; 339*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 340*4882a593Smuzhiyun status = "disabled"; 341*4882a593Smuzhiyun}; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun&pwm4 { 344*4882a593Smuzhiyun pinctrl-names = "default"; 345*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */ 346*4882a593Smuzhiyun status = "disabled"; 347*4882a593Smuzhiyun}; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun&uart1 { 350*4882a593Smuzhiyun pinctrl-names = "default"; 351*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 352*4882a593Smuzhiyun rts-gpios = <&gpio7 12 GPIO_ACTIVE_HIGH>; 353*4882a593Smuzhiyun status = "okay"; 354*4882a593Smuzhiyun}; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun&uart2 { 357*4882a593Smuzhiyun pinctrl-names = "default"; 358*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 359*4882a593Smuzhiyun status = "okay"; 360*4882a593Smuzhiyun}; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun&uart5 { 363*4882a593Smuzhiyun pinctrl-names = "default"; 364*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 365*4882a593Smuzhiyun status = "okay"; 366*4882a593Smuzhiyun}; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun&usbotg { 369*4882a593Smuzhiyun vbus-supply = <®_usb_vbus>; 370*4882a593Smuzhiyun pinctrl-names = "default"; 371*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 372*4882a593Smuzhiyun disable-over-current; 373*4882a593Smuzhiyun dr_mode = "host"; 374*4882a593Smuzhiyun status = "okay"; 375*4882a593Smuzhiyun}; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun&usbh1 { 378*4882a593Smuzhiyun vbus-supply = <®_usb_vbus>; 379*4882a593Smuzhiyun status = "okay"; 380*4882a593Smuzhiyun}; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun&usdhc3 { 383*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 384*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 385*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 386*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 387*4882a593Smuzhiyun cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 388*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 389*4882a593Smuzhiyun no-1-8-v; /* firmware will remove if board revision supports */ 390*4882a593Smuzhiyun status = "okay"; 391*4882a593Smuzhiyun}; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun&wdog1 { 394*4882a593Smuzhiyun status = "disabled"; 395*4882a593Smuzhiyun}; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun&wdog2 { 398*4882a593Smuzhiyun pinctrl-names = "default"; 399*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 400*4882a593Smuzhiyun fsl,ext-reset-output; 401*4882a593Smuzhiyun status = "okay"; 402*4882a593Smuzhiyun}; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun&iomuxc { 405*4882a593Smuzhiyun pinctrl_accel: accelmuxgrp { 406*4882a593Smuzhiyun fsl,pins = < 407*4882a593Smuzhiyun MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b1 408*4882a593Smuzhiyun >; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun pinctrl_enet: enetgrp { 412*4882a593Smuzhiyun fsl,pins = < 413*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 414*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 415*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 416*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 417*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 418*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 419*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 420*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 421*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 422*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 423*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 424*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 425*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 426*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 427*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 428*4882a593Smuzhiyun >; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun pinctrl_ecspi2: escpi2grp { 432*4882a593Smuzhiyun fsl,pins = < 433*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1 434*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1 435*4882a593Smuzhiyun MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 436*4882a593Smuzhiyun MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x100b1 437*4882a593Smuzhiyun >; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 441*4882a593Smuzhiyun fsl,pins = < 442*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 443*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 444*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 445*4882a593Smuzhiyun >; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 449*4882a593Smuzhiyun fsl,pins = < 450*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 451*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 452*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 453*4882a593Smuzhiyun >; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 457*4882a593Smuzhiyun fsl,pins = < 458*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 459*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 460*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 461*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 462*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 463*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 464*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 465*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 466*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 467*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 468*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 469*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 470*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 471*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 472*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 473*4882a593Smuzhiyun >; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 477*4882a593Smuzhiyun fsl,pins = < 478*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 479*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 480*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0 481*4882a593Smuzhiyun >; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 485*4882a593Smuzhiyun fsl,pins = < 486*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 487*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 488*4882a593Smuzhiyun >; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 492*4882a593Smuzhiyun fsl,pins = < 493*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 494*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 495*4882a593Smuzhiyun >; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 499*4882a593Smuzhiyun fsl,pins = < 500*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 501*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 502*4882a593Smuzhiyun >; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun pinctrl_pps: ppsgrp { 506*4882a593Smuzhiyun fsl,pins = < 507*4882a593Smuzhiyun MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b1 508*4882a593Smuzhiyun >; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun pinctrl_pwm1: pwm1grp { 512*4882a593Smuzhiyun fsl,pins = < 513*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1 514*4882a593Smuzhiyun >; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 518*4882a593Smuzhiyun fsl,pins = < 519*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 520*4882a593Smuzhiyun >; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 524*4882a593Smuzhiyun fsl,pins = < 525*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1 526*4882a593Smuzhiyun >; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun pinctrl_pwm4: pwm4grp { 530*4882a593Smuzhiyun fsl,pins = < 531*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1 532*4882a593Smuzhiyun >; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 536*4882a593Smuzhiyun fsl,pins = < 537*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 538*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 539*4882a593Smuzhiyun MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x4001b0b1 540*4882a593Smuzhiyun >; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 544*4882a593Smuzhiyun fsl,pins = < 545*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 546*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 547*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x4001b0b1 548*4882a593Smuzhiyun >; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 552*4882a593Smuzhiyun fsl,pins = < 553*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 554*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 555*4882a593Smuzhiyun >; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 559*4882a593Smuzhiyun fsl,pins = < 560*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x13059 561*4882a593Smuzhiyun >; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 565*4882a593Smuzhiyun fsl,pins = < 566*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 567*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 568*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 569*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 570*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 571*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 572*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 573*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 574*4882a593Smuzhiyun >; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 578*4882a593Smuzhiyun fsl,pins = < 579*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 580*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 581*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 582*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 583*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 584*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 585*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 586*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 587*4882a593Smuzhiyun >; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 591*4882a593Smuzhiyun fsl,pins = < 592*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 593*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 594*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 595*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 596*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 597*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 598*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 599*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 600*4882a593Smuzhiyun >; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 604*4882a593Smuzhiyun fsl,pins = < 605*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT3__WDOG2_B 0x1b0b0 606*4882a593Smuzhiyun >; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun}; 609