1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 Gateworks Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 12*4882a593Smuzhiyun aliases { 13*4882a593Smuzhiyun led0 = &led0; 14*4882a593Smuzhiyun led1 = &led1; 15*4882a593Smuzhiyun nand = &gpmi; 16*4882a593Smuzhiyun usb0 = &usbh1; 17*4882a593Smuzhiyun usb1 = &usbotg; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun chosen { 21*4882a593Smuzhiyun stdout-path = &uart2; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun gpio-keys { 25*4882a593Smuzhiyun compatible = "gpio-keys"; 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun user-pb { 30*4882a593Smuzhiyun label = "user_pb"; 31*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 32*4882a593Smuzhiyun linux,code = <BTN_0>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun user-pb1x { 36*4882a593Smuzhiyun label = "user_pb1x"; 37*4882a593Smuzhiyun linux,code = <BTN_1>; 38*4882a593Smuzhiyun interrupt-parent = <&gsc>; 39*4882a593Smuzhiyun interrupts = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun key-erased { 43*4882a593Smuzhiyun label = "key-erased"; 44*4882a593Smuzhiyun linux,code = <BTN_2>; 45*4882a593Smuzhiyun interrupt-parent = <&gsc>; 46*4882a593Smuzhiyun interrupts = <1>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun eeprom-wp { 50*4882a593Smuzhiyun label = "eeprom_wp"; 51*4882a593Smuzhiyun linux,code = <BTN_3>; 52*4882a593Smuzhiyun interrupt-parent = <&gsc>; 53*4882a593Smuzhiyun interrupts = <2>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun tamper { 57*4882a593Smuzhiyun label = "tamper"; 58*4882a593Smuzhiyun linux,code = <BTN_4>; 59*4882a593Smuzhiyun interrupt-parent = <&gsc>; 60*4882a593Smuzhiyun interrupts = <5>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun switch-hold { 64*4882a593Smuzhiyun label = "switch_hold"; 65*4882a593Smuzhiyun linux,code = <BTN_5>; 66*4882a593Smuzhiyun interrupt-parent = <&gsc>; 67*4882a593Smuzhiyun interrupts = <7>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun leds { 72*4882a593Smuzhiyun compatible = "gpio-leds"; 73*4882a593Smuzhiyun pinctrl-names = "default"; 74*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun led0: user1 { 77*4882a593Smuzhiyun label = "user1"; 78*4882a593Smuzhiyun gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 79*4882a593Smuzhiyun default-state = "on"; 80*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun led1: user2 { 84*4882a593Smuzhiyun label = "user2"; 85*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 86*4882a593Smuzhiyun default-state = "off"; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun memory@10000000 { 91*4882a593Smuzhiyun device_type = "memory"; 92*4882a593Smuzhiyun reg = <0x10000000 0x20000000>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun pps { 96*4882a593Smuzhiyun compatible = "pps-gpio"; 97*4882a593Smuzhiyun pinctrl-names = "default"; 98*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pps>; 99*4882a593Smuzhiyun gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 104*4882a593Smuzhiyun compatible = "regulator-fixed"; 105*4882a593Smuzhiyun regulator-name = "3P3V"; 106*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 107*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 108*4882a593Smuzhiyun regulator-always-on; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun reg_5p0v: regulator-5p0v { 112*4882a593Smuzhiyun compatible = "regulator-fixed"; 113*4882a593Smuzhiyun regulator-name = "5P0V"; 114*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 115*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 116*4882a593Smuzhiyun regulator-always-on; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 120*4882a593Smuzhiyun compatible = "regulator-fixed"; 121*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 122*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 123*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 124*4882a593Smuzhiyun gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 125*4882a593Smuzhiyun enable-active-high; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun}; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun&fec { 130*4882a593Smuzhiyun pinctrl-names = "default"; 131*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 132*4882a593Smuzhiyun phy-mode = "rgmii-id"; 133*4882a593Smuzhiyun phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 134*4882a593Smuzhiyun status = "okay"; 135*4882a593Smuzhiyun}; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun&gpmi { 138*4882a593Smuzhiyun pinctrl-names = "default"; 139*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 140*4882a593Smuzhiyun status = "okay"; 141*4882a593Smuzhiyun}; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun&hdmi { 144*4882a593Smuzhiyun ddc-i2c-bus = <&i2c3>; 145*4882a593Smuzhiyun status = "okay"; 146*4882a593Smuzhiyun}; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun&i2c1 { 149*4882a593Smuzhiyun clock-frequency = <100000>; 150*4882a593Smuzhiyun pinctrl-names = "default"; 151*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 152*4882a593Smuzhiyun status = "okay"; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun gsc: gsc@20 { 155*4882a593Smuzhiyun compatible = "gw,gsc"; 156*4882a593Smuzhiyun reg = <0x20>; 157*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 158*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 159*4882a593Smuzhiyun interrupt-controller; 160*4882a593Smuzhiyun #interrupt-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <0>; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun adc { 164*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun channel@0 { 169*4882a593Smuzhiyun gw,mode = <0>; 170*4882a593Smuzhiyun reg = <0x00>; 171*4882a593Smuzhiyun label = "temp"; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun channel@2 { 175*4882a593Smuzhiyun gw,mode = <1>; 176*4882a593Smuzhiyun reg = <0x02>; 177*4882a593Smuzhiyun label = "vdd_vin"; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun channel@5 { 181*4882a593Smuzhiyun gw,mode = <1>; 182*4882a593Smuzhiyun reg = <0x05>; 183*4882a593Smuzhiyun label = "vdd_3p3"; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun channel@8 { 187*4882a593Smuzhiyun gw,mode = <1>; 188*4882a593Smuzhiyun reg = <0x08>; 189*4882a593Smuzhiyun label = "vdd_bat"; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun channel@b { 193*4882a593Smuzhiyun gw,mode = <1>; 194*4882a593Smuzhiyun reg = <0x0b>; 195*4882a593Smuzhiyun label = "vdd_5p0"; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun channel@e { 199*4882a593Smuzhiyun gw,mode = <1>; 200*4882a593Smuzhiyun reg = <0xe>; 201*4882a593Smuzhiyun label = "vdd_arm"; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun channel@11 { 205*4882a593Smuzhiyun gw,mode = <1>; 206*4882a593Smuzhiyun reg = <0x11>; 207*4882a593Smuzhiyun label = "vdd_soc"; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun channel@14 { 211*4882a593Smuzhiyun gw,mode = <1>; 212*4882a593Smuzhiyun reg = <0x14>; 213*4882a593Smuzhiyun label = "vdd_3p0"; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun channel@17 { 217*4882a593Smuzhiyun gw,mode = <1>; 218*4882a593Smuzhiyun reg = <0x17>; 219*4882a593Smuzhiyun label = "vdd_1p5"; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun channel@1d { 223*4882a593Smuzhiyun gw,mode = <1>; 224*4882a593Smuzhiyun reg = <0x1d>; 225*4882a593Smuzhiyun label = "vdd_1p8"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun channel@20 { 229*4882a593Smuzhiyun gw,mode = <1>; 230*4882a593Smuzhiyun reg = <0x20>; 231*4882a593Smuzhiyun label = "vdd_an1"; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun channel@23 { 235*4882a593Smuzhiyun gw,mode = <1>; 236*4882a593Smuzhiyun reg = <0x23>; 237*4882a593Smuzhiyun label = "vdd_2p5"; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun gsc_gpio: gpio@23 { 243*4882a593Smuzhiyun compatible = "nxp,pca9555"; 244*4882a593Smuzhiyun reg = <0x23>; 245*4882a593Smuzhiyun gpio-controller; 246*4882a593Smuzhiyun #gpio-cells = <2>; 247*4882a593Smuzhiyun interrupt-parent = <&gsc>; 248*4882a593Smuzhiyun interrupts = <4>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun eeprom@50 { 252*4882a593Smuzhiyun compatible = "atmel,24c02"; 253*4882a593Smuzhiyun reg = <0x50>; 254*4882a593Smuzhiyun pagesize = <16>; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun eeprom@51 { 258*4882a593Smuzhiyun compatible = "atmel,24c02"; 259*4882a593Smuzhiyun reg = <0x51>; 260*4882a593Smuzhiyun pagesize = <16>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun eeprom@52 { 264*4882a593Smuzhiyun compatible = "atmel,24c02"; 265*4882a593Smuzhiyun reg = <0x52>; 266*4882a593Smuzhiyun pagesize = <16>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun eeprom@53 { 270*4882a593Smuzhiyun compatible = "atmel,24c02"; 271*4882a593Smuzhiyun reg = <0x53>; 272*4882a593Smuzhiyun pagesize = <16>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun ds1672@68 { 276*4882a593Smuzhiyun compatible = "dallas,ds1672"; 277*4882a593Smuzhiyun reg = <0x68>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun}; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun&i2c2 { 282*4882a593Smuzhiyun clock-frequency = <100000>; 283*4882a593Smuzhiyun pinctrl-names = "default"; 284*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 285*4882a593Smuzhiyun status = "okay"; 286*4882a593Smuzhiyun}; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun&i2c3 { 289*4882a593Smuzhiyun clock-frequency = <100000>; 290*4882a593Smuzhiyun pinctrl-names = "default"; 291*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 292*4882a593Smuzhiyun status = "okay"; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun gpio@20 { 295*4882a593Smuzhiyun compatible = "nxp,pca9555"; 296*4882a593Smuzhiyun reg = <0x20>; 297*4882a593Smuzhiyun gpio-controller; 298*4882a593Smuzhiyun #gpio-cells = <2>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun adc@48 { 302*4882a593Smuzhiyun compatible = "ti,ads1015"; 303*4882a593Smuzhiyun reg = <0x48>; 304*4882a593Smuzhiyun #address-cells = <1>; 305*4882a593Smuzhiyun #size-cells = <0>; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun channel@4 { 308*4882a593Smuzhiyun reg = <4>; 309*4882a593Smuzhiyun ti,gain = <0>; 310*4882a593Smuzhiyun ti,datarate = <5>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun channel@5 { 314*4882a593Smuzhiyun reg = <5>; 315*4882a593Smuzhiyun ti,gain = <0>; 316*4882a593Smuzhiyun ti,datarate = <5>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun channel@6 { 320*4882a593Smuzhiyun reg = <6>; 321*4882a593Smuzhiyun ti,gain = <0>; 322*4882a593Smuzhiyun ti,datarate = <5>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun}; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun&pcie { 328*4882a593Smuzhiyun pinctrl-names = "default"; 329*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 330*4882a593Smuzhiyun reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>; 331*4882a593Smuzhiyun status = "okay"; 332*4882a593Smuzhiyun}; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun&pwm2 { 335*4882a593Smuzhiyun pinctrl-names = "default"; 336*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 337*4882a593Smuzhiyun status = "disabled"; 338*4882a593Smuzhiyun}; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun&pwm3 { 341*4882a593Smuzhiyun pinctrl-names = "default"; 342*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 343*4882a593Smuzhiyun status = "disabled"; 344*4882a593Smuzhiyun}; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun&pwm4 { 347*4882a593Smuzhiyun pinctrl-names = "default"; 348*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */ 349*4882a593Smuzhiyun status = "disabled"; 350*4882a593Smuzhiyun}; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun&uart1 { 353*4882a593Smuzhiyun pinctrl-names = "default"; 354*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 355*4882a593Smuzhiyun status = "okay"; 356*4882a593Smuzhiyun}; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun&uart2 { 359*4882a593Smuzhiyun pinctrl-names = "default"; 360*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 361*4882a593Smuzhiyun status = "okay"; 362*4882a593Smuzhiyun}; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun&uart3 { 365*4882a593Smuzhiyun pinctrl-names = "default"; 366*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 367*4882a593Smuzhiyun status = "okay"; 368*4882a593Smuzhiyun}; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun&uart5 { 371*4882a593Smuzhiyun pinctrl-names = "default"; 372*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 373*4882a593Smuzhiyun status = "okay"; 374*4882a593Smuzhiyun}; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun&usbotg { 377*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 378*4882a593Smuzhiyun pinctrl-names = "default"; 379*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 380*4882a593Smuzhiyun disable-over-current; 381*4882a593Smuzhiyun status = "okay"; 382*4882a593Smuzhiyun}; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun&usbh1 { 385*4882a593Smuzhiyun status = "okay"; 386*4882a593Smuzhiyun}; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun&wdog1 { 389*4882a593Smuzhiyun pinctrl-names = "default"; 390*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 391*4882a593Smuzhiyun fsl,ext-reset-output; 392*4882a593Smuzhiyun}; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun&iomuxc { 395*4882a593Smuzhiyun pinctrl_enet: enetgrp { 396*4882a593Smuzhiyun fsl,pins = < 397*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 398*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 399*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 400*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 401*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 402*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 403*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 404*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 405*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 406*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 407*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 408*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 409*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 410*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 411*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 412*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 413*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 414*4882a593Smuzhiyun >; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 418*4882a593Smuzhiyun fsl,pins = < 419*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 420*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 421*4882a593Smuzhiyun >; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 425*4882a593Smuzhiyun fsl,pins = < 426*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 427*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 428*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 429*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 430*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 431*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 432*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 433*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 434*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 435*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 436*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 437*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 438*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 439*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 440*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 441*4882a593Smuzhiyun >; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 445*4882a593Smuzhiyun fsl,pins = < 446*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 447*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 448*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0 449*4882a593Smuzhiyun >; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 453*4882a593Smuzhiyun fsl,pins = < 454*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 455*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 456*4882a593Smuzhiyun >; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 460*4882a593Smuzhiyun fsl,pins = < 461*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 462*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 463*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 464*4882a593Smuzhiyun MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0 465*4882a593Smuzhiyun >; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 469*4882a593Smuzhiyun fsl,pins = < 470*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 471*4882a593Smuzhiyun >; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun pinctrl_pps: ppsgrp { 475*4882a593Smuzhiyun fsl,pins = < 476*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 477*4882a593Smuzhiyun >; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 481*4882a593Smuzhiyun fsl,pins = < 482*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 483*4882a593Smuzhiyun >; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 487*4882a593Smuzhiyun fsl,pins = < 488*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 489*4882a593Smuzhiyun >; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun pinctrl_pwm4: pwm4grp { 493*4882a593Smuzhiyun fsl,pins = < 494*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 495*4882a593Smuzhiyun >; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 499*4882a593Smuzhiyun fsl,pins = < 500*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 501*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 502*4882a593Smuzhiyun >; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 506*4882a593Smuzhiyun fsl,pins = < 507*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 508*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 509*4882a593Smuzhiyun >; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 513*4882a593Smuzhiyun fsl,pins = < 514*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 515*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 516*4882a593Smuzhiyun >; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 520*4882a593Smuzhiyun fsl,pins = < 521*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 522*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 523*4882a593Smuzhiyun >; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 527*4882a593Smuzhiyun fsl,pins = < 528*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 529*4882a593Smuzhiyun MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 530*4882a593Smuzhiyun >; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 534*4882a593Smuzhiyun fsl,pins = < 535*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 536*4882a593Smuzhiyun >; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun}; 539