1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2017 Gateworks Corporation 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 12*4882a593Smuzhiyun * the License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 20*4882a593Smuzhiyun * License along with this file; if not, write to the Free 21*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 22*4882a593Smuzhiyun * MA 02110-1301 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Or, alternatively, 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 27*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 28*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 29*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 30*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 31*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 32*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 33*4882a593Smuzhiyun * conditions: 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 36*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 37*4882a593Smuzhiyun * 38*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 39*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 40*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 41*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 42*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 43*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 44*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 45*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 49*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 50*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun chosen { 54*4882a593Smuzhiyun stdout-path = &uart2; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun backlight { 58*4882a593Smuzhiyun compatible = "pwm-backlight"; 59*4882a593Smuzhiyun pwms = <&pwm1 0 5000000>; 60*4882a593Smuzhiyun brightness-levels = < 61*4882a593Smuzhiyun 0 1 2 3 4 5 6 7 8 9 62*4882a593Smuzhiyun 10 11 12 13 14 15 16 17 18 19 63*4882a593Smuzhiyun 20 21 22 23 24 25 26 27 28 29 64*4882a593Smuzhiyun 30 31 32 33 34 35 36 37 38 39 65*4882a593Smuzhiyun 40 41 42 43 44 45 46 47 48 49 66*4882a593Smuzhiyun 50 51 52 53 54 55 56 57 58 59 67*4882a593Smuzhiyun 60 61 62 63 64 65 66 67 68 69 68*4882a593Smuzhiyun 70 71 72 73 74 75 76 77 78 79 69*4882a593Smuzhiyun 80 81 82 83 84 85 86 87 88 89 70*4882a593Smuzhiyun 90 91 92 93 94 95 96 97 98 99 71*4882a593Smuzhiyun 100 72*4882a593Smuzhiyun >; 73*4882a593Smuzhiyun default-brightness-level = <100>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun gpio-keys { 77*4882a593Smuzhiyun compatible = "gpio-keys"; 78*4882a593Smuzhiyun #address-cells = <1>; 79*4882a593Smuzhiyun #size-cells = <0>; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun user-pb { 82*4882a593Smuzhiyun label = "user_pb"; 83*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 84*4882a593Smuzhiyun linux,code = <BTN_0>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun user-pb1x { 88*4882a593Smuzhiyun label = "user_pb1x"; 89*4882a593Smuzhiyun linux,code = <BTN_1>; 90*4882a593Smuzhiyun interrupt-parent = <&gsc>; 91*4882a593Smuzhiyun interrupts = <0>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun key-erased { 95*4882a593Smuzhiyun label = "key-erased"; 96*4882a593Smuzhiyun linux,code = <BTN_2>; 97*4882a593Smuzhiyun interrupt-parent = <&gsc>; 98*4882a593Smuzhiyun interrupts = <1>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun eeprom-wp { 102*4882a593Smuzhiyun label = "eeprom_wp"; 103*4882a593Smuzhiyun linux,code = <BTN_3>; 104*4882a593Smuzhiyun interrupt-parent = <&gsc>; 105*4882a593Smuzhiyun interrupts = <2>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun tamper { 109*4882a593Smuzhiyun label = "tamper"; 110*4882a593Smuzhiyun linux,code = <BTN_4>; 111*4882a593Smuzhiyun interrupt-parent = <&gsc>; 112*4882a593Smuzhiyun interrupts = <5>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun switch-hold { 116*4882a593Smuzhiyun label = "switch_hold"; 117*4882a593Smuzhiyun linux,code = <BTN_5>; 118*4882a593Smuzhiyun interrupt-parent = <&gsc>; 119*4882a593Smuzhiyun interrupts = <7>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun leds { 124*4882a593Smuzhiyun compatible = "gpio-leds"; 125*4882a593Smuzhiyun pinctrl-names = "default"; 126*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun led0: user1 { 129*4882a593Smuzhiyun label = "user1"; 130*4882a593Smuzhiyun gpios = <&gpio6 14 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 131*4882a593Smuzhiyun default-state = "off"; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun memory@10000000 { 136*4882a593Smuzhiyun device_type = "memory"; 137*4882a593Smuzhiyun reg = <0x10000000 0x40000000>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun reg_5p0v: regulator-5p0v { 141*4882a593Smuzhiyun compatible = "regulator-fixed"; 142*4882a593Smuzhiyun regulator-name = "5P0V"; 143*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 144*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 145*4882a593Smuzhiyun regulator-always-on; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 149*4882a593Smuzhiyun compatible = "regulator-fixed"; 150*4882a593Smuzhiyun regulator-name = "3P3V"; 151*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 152*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 153*4882a593Smuzhiyun regulator-always-on; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun reg_2p5v: regulator-2p5v { 157*4882a593Smuzhiyun compatible = "regulator-fixed"; 158*4882a593Smuzhiyun regulator-name = "2P5V"; 159*4882a593Smuzhiyun regulator-min-microvolt = <2500000>; 160*4882a593Smuzhiyun regulator-max-microvolt = <2500000>; 161*4882a593Smuzhiyun regulator-always-on; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun reg_usb_h1_vbus: regulator-usb-h1-vbus { 165*4882a593Smuzhiyun compatible = "regulator-fixed"; 166*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 167*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 168*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 169*4882a593Smuzhiyun gpio = <&gpio3 30 0>; 170*4882a593Smuzhiyun enable-active-high; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 174*4882a593Smuzhiyun compatible = "regulator-fixed"; 175*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 176*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 177*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 178*4882a593Smuzhiyun gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>; 179*4882a593Smuzhiyun enable-active-high; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun reg_12p0: regulator-12p0v { 183*4882a593Smuzhiyun compatible = "regulator-fixed"; 184*4882a593Smuzhiyun regulator-name = "12P0V"; 185*4882a593Smuzhiyun regulator-min-microvolt = <12000000>; 186*4882a593Smuzhiyun regulator-max-microvolt = <12000000>; 187*4882a593Smuzhiyun gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>; 188*4882a593Smuzhiyun enable-active-high; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun sound { 192*4882a593Smuzhiyun compatible = "fsl,imx-audio-tlv320"; 193*4882a593Smuzhiyun model = "imx-tlv320"; 194*4882a593Smuzhiyun ssi-controller = <&ssi1>; 195*4882a593Smuzhiyun audio-codec = <&tlv320aic3105>; 196*4882a593Smuzhiyun /* routing of sink, source */ 197*4882a593Smuzhiyun audio-routing = 198*4882a593Smuzhiyun /* TLV320 LINE1L pin <-> Mic Jack connector */ 199*4882a593Smuzhiyun "LINE1L", "Mic Jack", 200*4882a593Smuzhiyun /* board Headphone Jack <-> HPOUT */ 201*4882a593Smuzhiyun "Headphone Jack", "HPLOUT", 202*4882a593Smuzhiyun "Headphone Jack", "HPROUT", 203*4882a593Smuzhiyun "Mic Jack", "Mic Bias"; 204*4882a593Smuzhiyun mux-int-port = <1>; 205*4882a593Smuzhiyun mux-ext-port = <6>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun}; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun&audmux { 210*4882a593Smuzhiyun pinctrl-names = "default"; 211*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; 212*4882a593Smuzhiyun status = "okay"; 213*4882a593Smuzhiyun}; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun&clks { 216*4882a593Smuzhiyun assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 217*4882a593Smuzhiyun <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 218*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 219*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 220*4882a593Smuzhiyun}; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun&fec { 223*4882a593Smuzhiyun pinctrl-names = "default"; 224*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 225*4882a593Smuzhiyun phy-mode = "rgmii-id"; 226*4882a593Smuzhiyun status = "okay"; 227*4882a593Smuzhiyun}; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun&i2c1 { 230*4882a593Smuzhiyun clock-frequency = <100000>; 231*4882a593Smuzhiyun pinctrl-names = "default"; 232*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 233*4882a593Smuzhiyun status = "okay"; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun gsc: gsc@20 { 236*4882a593Smuzhiyun compatible = "gw,gsc"; 237*4882a593Smuzhiyun reg = <0x20>; 238*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 239*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 240*4882a593Smuzhiyun interrupt-controller; 241*4882a593Smuzhiyun #interrupt-cells = <1>; 242*4882a593Smuzhiyun #size-cells = <0>; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun adc { 245*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 246*4882a593Smuzhiyun #address-cells = <1>; 247*4882a593Smuzhiyun #size-cells = <0>; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun channel@0 { 250*4882a593Smuzhiyun gw,mode = <0>; 251*4882a593Smuzhiyun reg = <0x00>; 252*4882a593Smuzhiyun label = "temp"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun channel@2 { 256*4882a593Smuzhiyun gw,mode = <1>; 257*4882a593Smuzhiyun reg = <0x02>; 258*4882a593Smuzhiyun label = "vdd_vin"; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun channel@5 { 262*4882a593Smuzhiyun gw,mode = <1>; 263*4882a593Smuzhiyun reg = <0x05>; 264*4882a593Smuzhiyun label = "vdd_3p3"; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun channel@8 { 268*4882a593Smuzhiyun gw,mode = <1>; 269*4882a593Smuzhiyun reg = <0x08>; 270*4882a593Smuzhiyun label = "vdd_bat"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun channel@b { 274*4882a593Smuzhiyun gw,mode = <1>; 275*4882a593Smuzhiyun reg = <0x0b>; 276*4882a593Smuzhiyun label = "vdd_5p0"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun channel@e { 280*4882a593Smuzhiyun gw,mode = <1>; 281*4882a593Smuzhiyun reg = <0xe>; 282*4882a593Smuzhiyun label = "vdd_arm"; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun channel@11 { 286*4882a593Smuzhiyun gw,mode = <1>; 287*4882a593Smuzhiyun reg = <0x11>; 288*4882a593Smuzhiyun label = "vdd_soc"; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun channel@14 { 292*4882a593Smuzhiyun gw,mode = <1>; 293*4882a593Smuzhiyun reg = <0x14>; 294*4882a593Smuzhiyun label = "vdd_3p0"; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun channel@17 { 298*4882a593Smuzhiyun gw,mode = <1>; 299*4882a593Smuzhiyun reg = <0x17>; 300*4882a593Smuzhiyun label = "vdd_1p5"; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun channel@1d { 304*4882a593Smuzhiyun gw,mode = <1>; 305*4882a593Smuzhiyun reg = <0x1d>; 306*4882a593Smuzhiyun label = "vdd_1p8"; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun channel@20 { 310*4882a593Smuzhiyun gw,mode = <1>; 311*4882a593Smuzhiyun reg = <0x20>; 312*4882a593Smuzhiyun label = "vdd_an1"; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun channel@23 { 316*4882a593Smuzhiyun gw,mode = <1>; 317*4882a593Smuzhiyun reg = <0x23>; 318*4882a593Smuzhiyun label = "vdd_2p5"; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun gsc_gpio: gpio@23 { 324*4882a593Smuzhiyun compatible = "nxp,pca9555"; 325*4882a593Smuzhiyun reg = <0x23>; 326*4882a593Smuzhiyun gpio-controller; 327*4882a593Smuzhiyun #gpio-cells = <2>; 328*4882a593Smuzhiyun interrupt-parent = <&gsc>; 329*4882a593Smuzhiyun interrupts = <4>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun eeprom1: eeprom@50 { 333*4882a593Smuzhiyun compatible = "atmel,24c02"; 334*4882a593Smuzhiyun reg = <0x50>; 335*4882a593Smuzhiyun pagesize = <16>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun eeprom2: eeprom@51 { 339*4882a593Smuzhiyun compatible = "atmel,24c02"; 340*4882a593Smuzhiyun reg = <0x51>; 341*4882a593Smuzhiyun pagesize = <16>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun eeprom3: eeprom@52 { 345*4882a593Smuzhiyun compatible = "atmel,24c02"; 346*4882a593Smuzhiyun reg = <0x52>; 347*4882a593Smuzhiyun pagesize = <16>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun eeprom4: eeprom@53 { 351*4882a593Smuzhiyun compatible = "atmel,24c02"; 352*4882a593Smuzhiyun reg = <0x53>; 353*4882a593Smuzhiyun pagesize = <16>; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun dts1672: rtc@68 { 357*4882a593Smuzhiyun compatible = "dallas,ds1672"; 358*4882a593Smuzhiyun reg = <0x68>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun}; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun&i2c2 { 363*4882a593Smuzhiyun clock-frequency = <400000>; 364*4882a593Smuzhiyun pinctrl-names = "default"; 365*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 366*4882a593Smuzhiyun status = "okay"; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun ltc3676: pmic@3c { 369*4882a593Smuzhiyun compatible = "lltc,ltc3676"; 370*4882a593Smuzhiyun reg = <0x3c>; 371*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 372*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun regulators { 375*4882a593Smuzhiyun /* VDD_1P8 (1+R1/R2 = 2.505): Aud/eMMC/microSD/Touch */ 376*4882a593Smuzhiyun reg_1p8v: sw1 { 377*4882a593Smuzhiyun regulator-name = "vdd1p8"; 378*4882a593Smuzhiyun regulator-min-microvolt = <1033310>; 379*4882a593Smuzhiyun regulator-max-microvolt = <2004000>; 380*4882a593Smuzhiyun lltc,fb-voltage-divider = <301000 200000>; 381*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 382*4882a593Smuzhiyun regulator-boot-on; 383*4882a593Smuzhiyun regulator-always-on; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* VDD_DDR (1+R1/R2 = 2.105) */ 387*4882a593Smuzhiyun reg_vdd_ddr: sw2 { 388*4882a593Smuzhiyun regulator-name = "vddddr"; 389*4882a593Smuzhiyun regulator-min-microvolt = <868310>; 390*4882a593Smuzhiyun regulator-max-microvolt = <1684000>; 391*4882a593Smuzhiyun lltc,fb-voltage-divider = <221000 200000>; 392*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 393*4882a593Smuzhiyun regulator-boot-on; 394*4882a593Smuzhiyun regulator-always-on; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* VDD_ARM (1+R1/R2 = 1.635) */ 398*4882a593Smuzhiyun reg_vdd_arm: sw3 { 399*4882a593Smuzhiyun regulator-name = "vddarm"; 400*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 401*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 402*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 403*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 404*4882a593Smuzhiyun regulator-boot-on; 405*4882a593Smuzhiyun regulator-always-on; 406*4882a593Smuzhiyun linux,phandle = <®_vdd_arm>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* VDD_SOC (1+R1/R2 = 1.635) */ 410*4882a593Smuzhiyun reg_vdd_soc: sw4 { 411*4882a593Smuzhiyun regulator-name = "vddsoc"; 412*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 413*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 414*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 415*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 416*4882a593Smuzhiyun regulator-boot-on; 417*4882a593Smuzhiyun regulator-always-on; 418*4882a593Smuzhiyun linux,phandle = <®_vdd_soc>; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* VDD_1P0 (1+R1/R2 = 1.38): */ 422*4882a593Smuzhiyun reg_1p0v: ldo2 { 423*4882a593Smuzhiyun regulator-name = "vdd1p0"; 424*4882a593Smuzhiyun regulator-min-microvolt = <1002777>; 425*4882a593Smuzhiyun regulator-max-microvolt = <1002777>; 426*4882a593Smuzhiyun lltc,fb-voltage-divider = <100000 261000>; 427*4882a593Smuzhiyun regulator-boot-on; 428*4882a593Smuzhiyun regulator-always-on; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* VDD_HIGH (1+R1/R2 = 4.17) */ 432*4882a593Smuzhiyun reg_3p0v: ldo4 { 433*4882a593Smuzhiyun regulator-name = "vdd3p0"; 434*4882a593Smuzhiyun regulator-min-microvolt = <3023250>; 435*4882a593Smuzhiyun regulator-max-microvolt = <3023250>; 436*4882a593Smuzhiyun lltc,fb-voltage-divider = <634000 200000>; 437*4882a593Smuzhiyun regulator-boot-on; 438*4882a593Smuzhiyun regulator-always-on; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun}; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun&i2c3 { 445*4882a593Smuzhiyun clock-frequency = <400000>; 446*4882a593Smuzhiyun pinctrl-names = "default"; 447*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 448*4882a593Smuzhiyun status = "okay"; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun tlv320aic3105: codec@18 { 451*4882a593Smuzhiyun compatible = "ti,tlv320aic3x"; 452*4882a593Smuzhiyun reg = <0x18>; 453*4882a593Smuzhiyun reset-gpios = <&gpio5 17 GPIO_ACTIVE_LOW>; 454*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_CKO>; 455*4882a593Smuzhiyun ai3x-micbias-vg = <2>; /* MICBIAS_2_5V */ 456*4882a593Smuzhiyun /* Regulators */ 457*4882a593Smuzhiyun DRVDD-supply = <®_3p3v>; 458*4882a593Smuzhiyun AVDD-supply = <®_3p3v>; 459*4882a593Smuzhiyun IOVDD-supply = <®_3p3v>; 460*4882a593Smuzhiyun DVDD-supply = <®_1p8v>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun accelerometer@1d { 464*4882a593Smuzhiyun compatible = "fsl,mma8451"; 465*4882a593Smuzhiyun reg = <0x1d>; 466*4882a593Smuzhiyun interrupt-parent = <&gpio7>; 467*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_EDGE_RISING>; 468*4882a593Smuzhiyun interrupt-names = "INT2"; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* headphone detect */ 472*4882a593Smuzhiyun ts3a227e@3b { 473*4882a593Smuzhiyun compatible = "ti,ts3a227e"; 474*4882a593Smuzhiyun reg = <0x3b>; 475*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 476*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_LOW>; 477*4882a593Smuzhiyun ti,micbias = <4>; /* 2.5V micbias */ 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun}; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun&ldb { 482*4882a593Smuzhiyun status = "okay"; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun lvds-channel@0 { 485*4882a593Smuzhiyun fsl,data-mapping = "spwg"; 486*4882a593Smuzhiyun fsl,data-width = <18>; 487*4882a593Smuzhiyun status = "okay"; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun display-timings { 490*4882a593Smuzhiyun native-mode = <&timing0>; 491*4882a593Smuzhiyun timing0: g101evn010 { 492*4882a593Smuzhiyun clock-frequency = <68930000>; 493*4882a593Smuzhiyun hactive = <1280>; 494*4882a593Smuzhiyun vactive = <800>; 495*4882a593Smuzhiyun hback-porch = <220>; 496*4882a593Smuzhiyun hfront-porch = <40>; 497*4882a593Smuzhiyun vback-porch = <21>; 498*4882a593Smuzhiyun vfront-porch = <7>; 499*4882a593Smuzhiyun hsync-len = <60>; 500*4882a593Smuzhiyun vsync-len = <10>; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun}; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun&pwm1 { 507*4882a593Smuzhiyun #pwm-cells = <2>; 508*4882a593Smuzhiyun pinctrl-names = "default"; 509*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm1>; 510*4882a593Smuzhiyun status = "okay"; 511*4882a593Smuzhiyun}; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun&ssi1 { 514*4882a593Smuzhiyun status = "okay"; 515*4882a593Smuzhiyun}; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun&uart1 { 518*4882a593Smuzhiyun pinctrl-names = "default"; 519*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 520*4882a593Smuzhiyun status = "okay"; 521*4882a593Smuzhiyun}; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun&uart2 { 524*4882a593Smuzhiyun pinctrl-names = "default"; 525*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 526*4882a593Smuzhiyun status = "okay"; 527*4882a593Smuzhiyun}; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun&usbotg { 530*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 531*4882a593Smuzhiyun pinctrl-names = "default"; 532*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 533*4882a593Smuzhiyun disable-over-current; 534*4882a593Smuzhiyun status = "okay"; 535*4882a593Smuzhiyun}; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun&usbh1 { 538*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 539*4882a593Smuzhiyun status = "okay"; 540*4882a593Smuzhiyun}; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun&usdhc1 { 543*4882a593Smuzhiyun pinctrl-names = "default"; 544*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1_200mhz>; 545*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 546*4882a593Smuzhiyun non-removable; 547*4882a593Smuzhiyun bus-width = <4>; 548*4882a593Smuzhiyun status = "okay"; 549*4882a593Smuzhiyun}; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun&usdhc2 { 552*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 553*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 554*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 555*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 556*4882a593Smuzhiyun cd-gpios = <&gpio6 11 GPIO_ACTIVE_LOW>; 557*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 558*4882a593Smuzhiyun max-frequency = <100000000>; 559*4882a593Smuzhiyun status = "okay"; 560*4882a593Smuzhiyun}; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun&usdhc3 { 563*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 564*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 565*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 566*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 567*4882a593Smuzhiyun non-removable; 568*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 569*4882a593Smuzhiyun keep-power-in-suspend; 570*4882a593Smuzhiyun status = "okay"; 571*4882a593Smuzhiyun}; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun&wdog1 { 574*4882a593Smuzhiyun pinctrl-names = "default"; 575*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 576*4882a593Smuzhiyun fsl,ext-reset-output; 577*4882a593Smuzhiyun}; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun&iomuxc { 580*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 581*4882a593Smuzhiyun fsl,pins = < 582*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN2__AUD6_TXD 0x130b0 583*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN3__AUD6_TXFS 0x130b0 584*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN4__AUD6_RXD 0x130b0 585*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN15__AUD6_TXC 0x130b0 586*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* MCK */ 587*4882a593Smuzhiyun >; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun pinctrl_enet: enetgrp { 591*4882a593Smuzhiyun fsl,pins = < 592*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 593*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 594*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 595*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 596*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 597*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 598*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 599*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 600*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 601*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 602*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 603*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 604*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 605*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 606*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 607*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x4001b0b0 /* PHY_RST# */ 608*4882a593Smuzhiyun MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x4001b0b0 /* PHY_EN */ 609*4882a593Smuzhiyun >; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 613*4882a593Smuzhiyun fsl,pins = < 614*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x1b0b0 615*4882a593Smuzhiyun >; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 619*4882a593Smuzhiyun fsl,pins = < 620*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 621*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 622*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0 /* GSC_IRQ# */ 623*4882a593Smuzhiyun >; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 627*4882a593Smuzhiyun fsl,pins = < 628*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 629*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 630*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 631*4882a593Smuzhiyun >; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 635*4882a593Smuzhiyun fsl,pins = < 636*4882a593Smuzhiyun /* I2C3 */ 637*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 638*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* Headphone Detect */ 641*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x0001b0b0 /* HPDET_IRQ# */ 642*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x0001b0b0 /* HPDET_MIC# */ 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun /* Codec */ 645*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x0001b0b0 /* CODEC_RST# */ 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun /* Touch Controller */ 648*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x0001b0b0 /* TOUCH_IRQ# */ 649*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x0001b0b0 /* TOUCH_RST */ 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun /* Stow Sensor */ 652*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x0001b0b0 /* ACCEL_IRQ2 */ 653*4882a593Smuzhiyun MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b0b0 /* ACCEL_IRQ1 */ 654*4882a593Smuzhiyun >; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun pinctrl_pwm1: pwm1grp { 658*4882a593Smuzhiyun fsl,pins = < 659*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1 660*4882a593Smuzhiyun >; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 664*4882a593Smuzhiyun fsl,pins = < 665*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 666*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 667*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT12__GPIO5_IO30 0x1b0b1 /* TXEN */ 668*4882a593Smuzhiyun >; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 672*4882a593Smuzhiyun fsl,pins = < 673*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 674*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 675*4882a593Smuzhiyun >; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 679*4882a593Smuzhiyun fsl,pins = < 680*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x13059 681*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x4001b0b0 /* PWR_EN */ 682*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */ 683*4882a593Smuzhiyun >; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1grp200mhz { 687*4882a593Smuzhiyun fsl,pins = < 688*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x4001b0b0 /* EMMY_EN */ 689*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x4001b0b0 /* EMMY_CFG1# */ 690*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x4001b0b0 /* EMMY_CFG2# */ 691*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x0001b0b0 /* EMMY_BTWAKE# */ 692*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__GPIO2_IO07 0x0001b0b0 /* EMMY_WFWAKE# */ 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun MX6QDL_PAD_SD1_CLK__SD1_CLK 0x100f9 695*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__SD1_CMD 0x100f9 696*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170f9 697*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170f9 698*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170f9 699*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170f9 700*4882a593Smuzhiyun >; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 704*4882a593Smuzhiyun fsl,pins = < 705*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 706*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 707*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 708*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 709*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 710*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 711*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x17059 /* CD */ 712*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x17059 713*4882a593Smuzhiyun >; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2grp100mhz { 717*4882a593Smuzhiyun fsl,pins = < 718*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x170b9 719*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x100b9 720*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x170b9 721*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x170b9 722*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x170b9 723*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x170b9 724*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x170b9 /* CD */ 725*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x170b9 726*4882a593Smuzhiyun >; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2grp200mhz { 730*4882a593Smuzhiyun fsl,pins = < 731*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x170f9 732*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x100f9 733*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x170f9 734*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x170f9 735*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x170f9 736*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x170f9 737*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x170f9 /* CD */ 738*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x170f9 739*4882a593Smuzhiyun >; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 743*4882a593Smuzhiyun fsl,pins = < 744*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 745*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 746*4882a593Smuzhiyun MX6QDL_PAD_SD3_RST__SD3_RESET 0x10059 747*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 748*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 749*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 750*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 751*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 752*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 753*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 754*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 755*4882a593Smuzhiyun >; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 759*4882a593Smuzhiyun fsl,pins = < 760*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 761*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 762*4882a593Smuzhiyun MX6QDL_PAD_SD3_RST__SD3_RESET 0x100b9 763*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 764*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 765*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 766*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 767*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9 768*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9 769*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9 770*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9 771*4882a593Smuzhiyun >; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 775*4882a593Smuzhiyun fsl,pins = < 776*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 777*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 778*4882a593Smuzhiyun MX6QDL_PAD_SD3_RST__SD3_RESET 0x100f9 779*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 780*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 781*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 782*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 783*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9 784*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9 785*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9 786*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9 787*4882a593Smuzhiyun >; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 791*4882a593Smuzhiyun fsl,pins = < 792*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 793*4882a593Smuzhiyun >; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun}; 796