1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2014 Gateworks Corporation 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 12*4882a593Smuzhiyun * the License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 20*4882a593Smuzhiyun * License along with this file; if not, write to the Free 21*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 22*4882a593Smuzhiyun * MA 02110-1301 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Or, alternatively, 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 27*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 28*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 29*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 30*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 31*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 32*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 33*4882a593Smuzhiyun * conditions: 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 36*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 37*4882a593Smuzhiyun * 38*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 39*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 40*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 41*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 42*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 43*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 44*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 45*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 49*4882a593Smuzhiyun#include <dt-bindings/media/tda1997x.h> 50*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 51*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 52*4882a593Smuzhiyun#include <dt-bindings/sound/fsl-imx-audmux.h> 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun/ { 55*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 56*4882a593Smuzhiyun aliases { 57*4882a593Smuzhiyun led0 = &led0; 58*4882a593Smuzhiyun nand = &gpmi; 59*4882a593Smuzhiyun ssi0 = &ssi1; 60*4882a593Smuzhiyun usb0 = &usbh1; 61*4882a593Smuzhiyun usb1 = &usbotg; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun chosen { 65*4882a593Smuzhiyun bootargs = "console=ttymxc1,115200"; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun gpio-keys { 69*4882a593Smuzhiyun compatible = "gpio-keys"; 70*4882a593Smuzhiyun #address-cells = <1>; 71*4882a593Smuzhiyun #size-cells = <0>; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun user-pb { 74*4882a593Smuzhiyun label = "user_pb"; 75*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 76*4882a593Smuzhiyun linux,code = <BTN_0>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun user-pb1x { 80*4882a593Smuzhiyun label = "user_pb1x"; 81*4882a593Smuzhiyun linux,code = <BTN_1>; 82*4882a593Smuzhiyun interrupt-parent = <&gsc>; 83*4882a593Smuzhiyun interrupts = <0>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun key-erased { 87*4882a593Smuzhiyun label = "key-erased"; 88*4882a593Smuzhiyun linux,code = <BTN_2>; 89*4882a593Smuzhiyun interrupt-parent = <&gsc>; 90*4882a593Smuzhiyun interrupts = <1>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun eeprom-wp { 94*4882a593Smuzhiyun label = "eeprom_wp"; 95*4882a593Smuzhiyun linux,code = <BTN_3>; 96*4882a593Smuzhiyun interrupt-parent = <&gsc>; 97*4882a593Smuzhiyun interrupts = <2>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun tamper { 101*4882a593Smuzhiyun label = "tamper"; 102*4882a593Smuzhiyun linux,code = <BTN_4>; 103*4882a593Smuzhiyun interrupt-parent = <&gsc>; 104*4882a593Smuzhiyun interrupts = <5>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun switch-hold { 108*4882a593Smuzhiyun label = "switch_hold"; 109*4882a593Smuzhiyun linux,code = <BTN_5>; 110*4882a593Smuzhiyun interrupt-parent = <&gsc>; 111*4882a593Smuzhiyun interrupts = <7>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun leds { 116*4882a593Smuzhiyun compatible = "gpio-leds"; 117*4882a593Smuzhiyun pinctrl-names = "default"; 118*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun led0: user1 { 121*4882a593Smuzhiyun label = "user1"; 122*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_LOW>; 123*4882a593Smuzhiyun default-state = "on"; 124*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun memory@10000000 { 129*4882a593Smuzhiyun device_type = "memory"; 130*4882a593Smuzhiyun reg = <0x10000000 0x20000000>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun reg_5p0v: regulator-5p0v { 134*4882a593Smuzhiyun compatible = "regulator-fixed"; 135*4882a593Smuzhiyun regulator-name = "5P0V"; 136*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 137*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun reg_usb_h1_vbus: regulator-usb-h1-vbus { 141*4882a593Smuzhiyun compatible = "regulator-fixed"; 142*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 143*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 144*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 148*4882a593Smuzhiyun compatible = "regulator-fixed"; 149*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 150*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 151*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun sound-digital { 155*4882a593Smuzhiyun compatible = "simple-audio-card"; 156*4882a593Smuzhiyun simple-audio-card,name = "tda1997x-audio"; 157*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 158*4882a593Smuzhiyun simple-audio-card,bitclock-master = <&sound_codec>; 159*4882a593Smuzhiyun simple-audio-card,frame-master = <&sound_codec>; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun sound_cpu: simple-audio-card,cpu { 162*4882a593Smuzhiyun sound-dai = <&ssi1>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun sound_codec: simple-audio-card,codec { 166*4882a593Smuzhiyun sound-dai = <&hdmi_receiver>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun}; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun&audmux { 172*4882a593Smuzhiyun pinctrl-names = "default"; 173*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; /* AUD5<->tda1997x */ 174*4882a593Smuzhiyun status = "okay"; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun ssi1 { 177*4882a593Smuzhiyun fsl,audmux-port = <0>; 178*4882a593Smuzhiyun fsl,port-config = < 179*4882a593Smuzhiyun (IMX_AUDMUX_V2_PTCR_TFSDIR | 180*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TFSEL(4+8) | /* RXFS */ 181*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TCLKDIR | 182*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TCSEL(4+8) | /* RXC */ 183*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_SYN) 184*4882a593Smuzhiyun IMX_AUDMUX_V2_PDCR_RXDSEL(4) 185*4882a593Smuzhiyun >; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun aud5 { 189*4882a593Smuzhiyun fsl,audmux-port = <4>; 190*4882a593Smuzhiyun fsl,port-config = < 191*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_SYN 192*4882a593Smuzhiyun IMX_AUDMUX_V2_PDCR_RXDSEL(0)>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun}; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun&can1 { 197*4882a593Smuzhiyun pinctrl-names = "default"; 198*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 199*4882a593Smuzhiyun status = "okay"; 200*4882a593Smuzhiyun}; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun&gpmi { 203*4882a593Smuzhiyun pinctrl-names = "default"; 204*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 205*4882a593Smuzhiyun status = "okay"; 206*4882a593Smuzhiyun}; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun&hdmi { 209*4882a593Smuzhiyun ddc-i2c-bus = <&i2c3>; 210*4882a593Smuzhiyun status = "okay"; 211*4882a593Smuzhiyun}; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun&i2c1 { 214*4882a593Smuzhiyun clock-frequency = <100000>; 215*4882a593Smuzhiyun pinctrl-names = "default"; 216*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 217*4882a593Smuzhiyun status = "okay"; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun gsc: gsc@20 { 220*4882a593Smuzhiyun compatible = "gw,gsc"; 221*4882a593Smuzhiyun reg = <0x20>; 222*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 223*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 224*4882a593Smuzhiyun interrupt-controller; 225*4882a593Smuzhiyun #interrupt-cells = <1>; 226*4882a593Smuzhiyun #size-cells = <0>; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun adc { 229*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 230*4882a593Smuzhiyun #address-cells = <1>; 231*4882a593Smuzhiyun #size-cells = <0>; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun channel@0 { 234*4882a593Smuzhiyun gw,mode = <0>; 235*4882a593Smuzhiyun reg = <0x00>; 236*4882a593Smuzhiyun label = "temp"; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun channel@2 { 240*4882a593Smuzhiyun gw,mode = <1>; 241*4882a593Smuzhiyun reg = <0x02>; 242*4882a593Smuzhiyun label = "vdd_vin"; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun channel@5 { 246*4882a593Smuzhiyun gw,mode = <1>; 247*4882a593Smuzhiyun reg = <0x05>; 248*4882a593Smuzhiyun label = "vdd_3p3"; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun channel@8 { 252*4882a593Smuzhiyun gw,mode = <1>; 253*4882a593Smuzhiyun reg = <0x08>; 254*4882a593Smuzhiyun label = "vdd_bat"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun channel@b { 258*4882a593Smuzhiyun gw,mode = <1>; 259*4882a593Smuzhiyun reg = <0x0b>; 260*4882a593Smuzhiyun label = "vdd_5p0"; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun channel@e { 264*4882a593Smuzhiyun gw,mode = <1>; 265*4882a593Smuzhiyun reg = <0xe>; 266*4882a593Smuzhiyun label = "vdd_arm"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun channel@11 { 270*4882a593Smuzhiyun gw,mode = <1>; 271*4882a593Smuzhiyun reg = <0x11>; 272*4882a593Smuzhiyun label = "vdd_soc"; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun channel@14 { 276*4882a593Smuzhiyun gw,mode = <1>; 277*4882a593Smuzhiyun reg = <0x14>; 278*4882a593Smuzhiyun label = "vdd_3p0"; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun channel@17 { 282*4882a593Smuzhiyun gw,mode = <1>; 283*4882a593Smuzhiyun reg = <0x17>; 284*4882a593Smuzhiyun label = "vdd_1p5"; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun channel@1d { 288*4882a593Smuzhiyun gw,mode = <1>; 289*4882a593Smuzhiyun reg = <0x1d>; 290*4882a593Smuzhiyun label = "vdd_1p8a"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun channel@20 { 294*4882a593Smuzhiyun gw,mode = <1>; 295*4882a593Smuzhiyun reg = <0x20>; 296*4882a593Smuzhiyun label = "vdd_1p0b"; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun gsc_gpio: gpio@23 { 302*4882a593Smuzhiyun compatible = "nxp,pca9555"; 303*4882a593Smuzhiyun reg = <0x23>; 304*4882a593Smuzhiyun gpio-controller; 305*4882a593Smuzhiyun #gpio-cells = <2>; 306*4882a593Smuzhiyun interrupt-parent = <&gsc>; 307*4882a593Smuzhiyun interrupts = <4>; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun eeprom1: eeprom@50 { 311*4882a593Smuzhiyun compatible = "atmel,24c02"; 312*4882a593Smuzhiyun reg = <0x50>; 313*4882a593Smuzhiyun pagesize = <16>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun eeprom2: eeprom@51 { 317*4882a593Smuzhiyun compatible = "atmel,24c02"; 318*4882a593Smuzhiyun reg = <0x51>; 319*4882a593Smuzhiyun pagesize = <16>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun eeprom3: eeprom@52 { 323*4882a593Smuzhiyun compatible = "atmel,24c02"; 324*4882a593Smuzhiyun reg = <0x52>; 325*4882a593Smuzhiyun pagesize = <16>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun eeprom4: eeprom@53 { 329*4882a593Smuzhiyun compatible = "atmel,24c02"; 330*4882a593Smuzhiyun reg = <0x53>; 331*4882a593Smuzhiyun pagesize = <16>; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun rtc: ds1672@68 { 335*4882a593Smuzhiyun compatible = "dallas,ds1672"; 336*4882a593Smuzhiyun reg = <0x68>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun}; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun&i2c2 { 341*4882a593Smuzhiyun clock-frequency = <100000>; 342*4882a593Smuzhiyun pinctrl-names = "default"; 343*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 344*4882a593Smuzhiyun status = "okay"; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun ltc3676: pmic@3c { 347*4882a593Smuzhiyun compatible = "lltc,ltc3676"; 348*4882a593Smuzhiyun reg = <0x3c>; 349*4882a593Smuzhiyun pinctrl-names = "default"; 350*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pmic>; 351*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 352*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun regulators { 355*4882a593Smuzhiyun /* VDD_SOC (1+R1/R2 = 1.635) */ 356*4882a593Smuzhiyun reg_vdd_soc: sw1 { 357*4882a593Smuzhiyun regulator-name = "vddsoc"; 358*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 359*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 360*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 361*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 362*4882a593Smuzhiyun regulator-boot-on; 363*4882a593Smuzhiyun regulator-always-on; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* VDD_DDR (1+R1/R2 = 2.105) */ 367*4882a593Smuzhiyun reg_vdd_ddr: sw2 { 368*4882a593Smuzhiyun regulator-name = "vddddr"; 369*4882a593Smuzhiyun regulator-min-microvolt = <868310>; 370*4882a593Smuzhiyun regulator-max-microvolt = <1684000>; 371*4882a593Smuzhiyun lltc,fb-voltage-divider = <221000 200000>; 372*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 373*4882a593Smuzhiyun regulator-boot-on; 374*4882a593Smuzhiyun regulator-always-on; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* VDD_ARM (1+R1/R2 = 1.635) */ 378*4882a593Smuzhiyun reg_vdd_arm: sw3 { 379*4882a593Smuzhiyun regulator-name = "vddarm"; 380*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 381*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 382*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 383*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 384*4882a593Smuzhiyun regulator-boot-on; 385*4882a593Smuzhiyun regulator-always-on; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* VDD_3P3 (1+R1/R2 = 1.281) */ 389*4882a593Smuzhiyun reg_3p3: sw4 { 390*4882a593Smuzhiyun regulator-name = "vdd3p3"; 391*4882a593Smuzhiyun regulator-min-microvolt = <1880000>; 392*4882a593Smuzhiyun regulator-max-microvolt = <3647000>; 393*4882a593Smuzhiyun lltc,fb-voltage-divider = <200000 56200>; 394*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 395*4882a593Smuzhiyun regulator-boot-on; 396*4882a593Smuzhiyun regulator-always-on; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /* VDD_1P8a (1+R1/R2 = 2.505): HDMI In core */ 400*4882a593Smuzhiyun reg_1p8a: ldo2 { 401*4882a593Smuzhiyun regulator-name = "vdd1p8a"; 402*4882a593Smuzhiyun regulator-min-microvolt = <1816125>; 403*4882a593Smuzhiyun regulator-max-microvolt = <1816125>; 404*4882a593Smuzhiyun lltc,fb-voltage-divider = <301000 200000>; 405*4882a593Smuzhiyun regulator-boot-on; 406*4882a593Smuzhiyun regulator-always-on; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* VDD_1P8b: HDMI In analog */ 410*4882a593Smuzhiyun reg_1p8b: ldo3 { 411*4882a593Smuzhiyun regulator-name = "vdd1p8b"; 412*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 413*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 414*4882a593Smuzhiyun regulator-boot-on; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* VDD_HIGH (1+R1/R2 = 4.17) */ 418*4882a593Smuzhiyun reg_3p0: ldo4 { 419*4882a593Smuzhiyun regulator-name = "vdd3p0"; 420*4882a593Smuzhiyun regulator-min-microvolt = <3023250>; 421*4882a593Smuzhiyun regulator-max-microvolt = <3023250>; 422*4882a593Smuzhiyun lltc,fb-voltage-divider = <634000 200000>; 423*4882a593Smuzhiyun regulator-boot-on; 424*4882a593Smuzhiyun regulator-always-on; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun}; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun&i2c3 { 431*4882a593Smuzhiyun clock-frequency = <100000>; 432*4882a593Smuzhiyun pinctrl-names = "default"; 433*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 434*4882a593Smuzhiyun status = "okay"; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun gpio_exp: pca9555@24 { 437*4882a593Smuzhiyun compatible = "nxp,pca9555"; 438*4882a593Smuzhiyun reg = <0x24>; 439*4882a593Smuzhiyun gpio-controller; 440*4882a593Smuzhiyun #gpio-cells = <2>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun hdmi_receiver: hdmi-receiver@48 { 444*4882a593Smuzhiyun compatible = "nxp,tda19971"; 445*4882a593Smuzhiyun pinctrl-names = "default"; 446*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_tda1997x>; 447*4882a593Smuzhiyun reg = <0x48>; 448*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 449*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_LOW>; 450*4882a593Smuzhiyun DOVDD-supply = <®_3p3>; 451*4882a593Smuzhiyun AVDD-supply = <®_1p8b>; 452*4882a593Smuzhiyun DVDD-supply = <®_1p8a>; 453*4882a593Smuzhiyun #sound-dai-cells = <0>; 454*4882a593Smuzhiyun nxp,audout-format = "i2s"; 455*4882a593Smuzhiyun nxp,audout-layout = <0>; 456*4882a593Smuzhiyun nxp,audout-width = <16>; 457*4882a593Smuzhiyun nxp,audout-mclk-fs = <128>; 458*4882a593Smuzhiyun /* 459*4882a593Smuzhiyun * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4] 460*4882a593Smuzhiyun * and Y[11:4] across 16bits in the same cycle 461*4882a593Smuzhiyun * which we map to VP[15:08]<->CSI_DATA[19:12] 462*4882a593Smuzhiyun */ 463*4882a593Smuzhiyun nxp,vidout-portcfg = 464*4882a593Smuzhiyun /*G_Y_11_8<->VP[15:12]<->CSI_DATA[19:16]*/ 465*4882a593Smuzhiyun < TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >, 466*4882a593Smuzhiyun /*G_Y_7_4<->VP[11:08]<->CSI_DATA[15:12]*/ 467*4882a593Smuzhiyun < TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >, 468*4882a593Smuzhiyun /*R_CR_CBCR_11_8<->VP[07:04]<->CSI_DATA[11:08]*/ 469*4882a593Smuzhiyun < TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >, 470*4882a593Smuzhiyun /*R_CR_CBCR_7_4<->VP[03:00]<->CSI_DATA[07:04]*/ 471*4882a593Smuzhiyun < TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun port { 474*4882a593Smuzhiyun tda1997x_to_ipu1_csi0_mux: endpoint { 475*4882a593Smuzhiyun remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>; 476*4882a593Smuzhiyun bus-width = <16>; 477*4882a593Smuzhiyun hsync-active = <1>; 478*4882a593Smuzhiyun vsync-active = <1>; 479*4882a593Smuzhiyun data-active = <1>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun}; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun&ipu1_csi0_from_ipu1_csi0_mux { 486*4882a593Smuzhiyun bus-width = <16>; 487*4882a593Smuzhiyun}; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun&ipu1_csi0_mux_from_parallel_sensor { 490*4882a593Smuzhiyun remote-endpoint = <&tda1997x_to_ipu1_csi0_mux>; 491*4882a593Smuzhiyun bus-width = <16>; 492*4882a593Smuzhiyun}; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun&ipu1_csi0 { 495*4882a593Smuzhiyun pinctrl-names = "default"; 496*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ipu1_csi0>; 497*4882a593Smuzhiyun}; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun&pcie { 500*4882a593Smuzhiyun pinctrl-names = "default"; 501*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 502*4882a593Smuzhiyun reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>; 503*4882a593Smuzhiyun status = "okay"; 504*4882a593Smuzhiyun}; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun&pwm2 { 507*4882a593Smuzhiyun pinctrl-names = "default"; 508*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 509*4882a593Smuzhiyun status = "disabled"; 510*4882a593Smuzhiyun}; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun&pwm3 { 513*4882a593Smuzhiyun pinctrl-names = "default"; 514*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 515*4882a593Smuzhiyun status = "disabled"; 516*4882a593Smuzhiyun}; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun&ssi1 { 519*4882a593Smuzhiyun status = "okay"; 520*4882a593Smuzhiyun}; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun&uart2 { 523*4882a593Smuzhiyun pinctrl-names = "default"; 524*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 525*4882a593Smuzhiyun status = "okay"; 526*4882a593Smuzhiyun}; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun&uart3 { 529*4882a593Smuzhiyun pinctrl-names = "default"; 530*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 531*4882a593Smuzhiyun status = "okay"; 532*4882a593Smuzhiyun}; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun&usbotg { 535*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 536*4882a593Smuzhiyun pinctrl-names = "default"; 537*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 538*4882a593Smuzhiyun disable-over-current; 539*4882a593Smuzhiyun status = "okay"; 540*4882a593Smuzhiyun}; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun&usbh1 { 543*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 544*4882a593Smuzhiyun status = "okay"; 545*4882a593Smuzhiyun}; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun&wdog1 { 548*4882a593Smuzhiyun pinctrl-names = "default"; 549*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 550*4882a593Smuzhiyun fsl,ext-reset-output; 551*4882a593Smuzhiyun}; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun&iomuxc { 554*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 555*4882a593Smuzhiyun fsl,pins = < 556*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 557*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT14__AUD5_RXC 0x130b0 558*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT13__AUD5_RXFS 0x130b0 559*4882a593Smuzhiyun >; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 563*4882a593Smuzhiyun fsl,pins = < 564*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 565*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 566*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x4001b0b0 /* CAN_STBY */ 567*4882a593Smuzhiyun >; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 571*4882a593Smuzhiyun fsl,pins = < 572*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 573*4882a593Smuzhiyun >; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 577*4882a593Smuzhiyun fsl,pins = < 578*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 579*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 580*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 581*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 582*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 583*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 584*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 585*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 586*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 587*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 588*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 589*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 590*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 591*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 592*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 593*4882a593Smuzhiyun >; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 597*4882a593Smuzhiyun fsl,pins = < 598*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 599*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 600*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 601*4882a593Smuzhiyun >; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 605*4882a593Smuzhiyun fsl,pins = < 606*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 607*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 608*4882a593Smuzhiyun >; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 612*4882a593Smuzhiyun fsl,pins = < 613*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 614*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 615*4882a593Smuzhiyun >; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pinctrl_ipu1_csi0: ipu1_csi0grp { 619*4882a593Smuzhiyun fsl,pins = < 620*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x1b0b0 621*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x1b0b0 622*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x1b0b0 623*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x1b0b0 624*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x1b0b0 625*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x1b0b0 626*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x1b0b0 627*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x1b0b0 628*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0 629*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0 630*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0 631*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0 632*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0 633*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0 634*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0 635*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0 636*4882a593Smuzhiyun MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0 637*4882a593Smuzhiyun MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0 638*4882a593Smuzhiyun MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0 639*4882a593Smuzhiyun >; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 643*4882a593Smuzhiyun fsl,pins = < 644*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* PCIE RST */ 645*4882a593Smuzhiyun >; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun pinctrl_pmic: pmicgrp { 649*4882a593Smuzhiyun fsl,pins = < 650*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 651*4882a593Smuzhiyun >; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 655*4882a593Smuzhiyun fsl,pins = < 656*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 657*4882a593Smuzhiyun >; 658*4882a593Smuzhiyun }; 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 661*4882a593Smuzhiyun fsl,pins = < 662*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 663*4882a593Smuzhiyun >; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun pinctrl_tda1997x: tda1997xgrp { 667*4882a593Smuzhiyun fsl,pins = < 668*4882a593Smuzhiyun MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 669*4882a593Smuzhiyun >; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 673*4882a593Smuzhiyun fsl,pins = < 674*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 675*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 676*4882a593Smuzhiyun >; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 680*4882a593Smuzhiyun fsl,pins = < 681*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 682*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 683*4882a593Smuzhiyun >; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 687*4882a593Smuzhiyun fsl,pins = < 688*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 689*4882a593Smuzhiyun >; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 693*4882a593Smuzhiyun fsl,pins = < 694*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 695*4882a593Smuzhiyun >; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun}; 698