1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2013 Gateworks Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun#include <dt-bindings/sound/fsl-imx-audmux.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 13*4882a593Smuzhiyun aliases { 14*4882a593Smuzhiyun led0 = &led0; 15*4882a593Smuzhiyun led1 = &led1; 16*4882a593Smuzhiyun led2 = &led2; 17*4882a593Smuzhiyun nand = &gpmi; 18*4882a593Smuzhiyun ssi0 = &ssi1; 19*4882a593Smuzhiyun usb0 = &usbh1; 20*4882a593Smuzhiyun usb1 = &usbotg; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun chosen { 24*4882a593Smuzhiyun bootargs = "console=ttymxc1,115200"; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun backlight { 28*4882a593Smuzhiyun compatible = "pwm-backlight"; 29*4882a593Smuzhiyun pwms = <&pwm4 0 5000000>; 30*4882a593Smuzhiyun brightness-levels = <0 4 8 16 32 64 128 255>; 31*4882a593Smuzhiyun default-brightness-level = <7>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun gpio-keys { 35*4882a593Smuzhiyun compatible = "gpio-keys"; 36*4882a593Smuzhiyun #address-cells = <1>; 37*4882a593Smuzhiyun #size-cells = <0>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun user-pb { 40*4882a593Smuzhiyun label = "user_pb"; 41*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 42*4882a593Smuzhiyun linux,code = <BTN_0>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun user-pb1x { 46*4882a593Smuzhiyun label = "user_pb1x"; 47*4882a593Smuzhiyun linux,code = <BTN_1>; 48*4882a593Smuzhiyun interrupt-parent = <&gsc>; 49*4882a593Smuzhiyun interrupts = <0>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun key-erased { 53*4882a593Smuzhiyun label = "key-erased"; 54*4882a593Smuzhiyun linux,code = <BTN_2>; 55*4882a593Smuzhiyun interrupt-parent = <&gsc>; 56*4882a593Smuzhiyun interrupts = <1>; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun eeprom-wp { 60*4882a593Smuzhiyun label = "eeprom_wp"; 61*4882a593Smuzhiyun linux,code = <BTN_3>; 62*4882a593Smuzhiyun interrupt-parent = <&gsc>; 63*4882a593Smuzhiyun interrupts = <2>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun tamper { 67*4882a593Smuzhiyun label = "tamper"; 68*4882a593Smuzhiyun linux,code = <BTN_4>; 69*4882a593Smuzhiyun interrupt-parent = <&gsc>; 70*4882a593Smuzhiyun interrupts = <5>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun switch-hold { 74*4882a593Smuzhiyun label = "switch_hold"; 75*4882a593Smuzhiyun linux,code = <BTN_5>; 76*4882a593Smuzhiyun interrupt-parent = <&gsc>; 77*4882a593Smuzhiyun interrupts = <7>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun leds { 82*4882a593Smuzhiyun compatible = "gpio-leds"; 83*4882a593Smuzhiyun pinctrl-names = "default"; 84*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun led0: user1 { 87*4882a593Smuzhiyun label = "user1"; 88*4882a593Smuzhiyun gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 89*4882a593Smuzhiyun default-state = "on"; 90*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun led1: user2 { 94*4882a593Smuzhiyun label = "user2"; 95*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 96*4882a593Smuzhiyun default-state = "off"; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun led2: user3 { 100*4882a593Smuzhiyun label = "user3"; 101*4882a593Smuzhiyun gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 102*4882a593Smuzhiyun default-state = "off"; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun memory@10000000 { 107*4882a593Smuzhiyun device_type = "memory"; 108*4882a593Smuzhiyun reg = <0x10000000 0x40000000>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun pps { 112*4882a593Smuzhiyun compatible = "pps-gpio"; 113*4882a593Smuzhiyun pinctrl-names = "default"; 114*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pps>; 115*4882a593Smuzhiyun gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 116*4882a593Smuzhiyun status = "okay"; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun regulators { 120*4882a593Smuzhiyun compatible = "simple-bus"; 121*4882a593Smuzhiyun #address-cells = <1>; 122*4882a593Smuzhiyun #size-cells = <0>; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun reg_1p0v: regulator@0 { 125*4882a593Smuzhiyun compatible = "regulator-fixed"; 126*4882a593Smuzhiyun reg = <0>; 127*4882a593Smuzhiyun regulator-name = "1P0V"; 128*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 129*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 130*4882a593Smuzhiyun regulator-always-on; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun reg_3p3v: regulator@1 { 134*4882a593Smuzhiyun compatible = "regulator-fixed"; 135*4882a593Smuzhiyun reg = <1>; 136*4882a593Smuzhiyun regulator-name = "3P3V"; 137*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 138*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 139*4882a593Smuzhiyun regulator-always-on; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun reg_usb_h1_vbus: regulator@2 { 143*4882a593Smuzhiyun compatible = "regulator-fixed"; 144*4882a593Smuzhiyun reg = <2>; 145*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 146*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 147*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 148*4882a593Smuzhiyun regulator-always-on; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun reg_usb_otg_vbus: regulator@3 { 152*4882a593Smuzhiyun compatible = "regulator-fixed"; 153*4882a593Smuzhiyun reg = <3>; 154*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 155*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 156*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 157*4882a593Smuzhiyun gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 158*4882a593Smuzhiyun enable-active-high; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun sound-analog { 163*4882a593Smuzhiyun compatible = "fsl,imx6q-ventana-sgtl5000", 164*4882a593Smuzhiyun "fsl,imx-audio-sgtl5000"; 165*4882a593Smuzhiyun model = "sgtl5000-audio"; 166*4882a593Smuzhiyun ssi-controller = <&ssi1>; 167*4882a593Smuzhiyun audio-codec = <&sgtl5000>; 168*4882a593Smuzhiyun audio-routing = 169*4882a593Smuzhiyun "MIC_IN", "Mic Jack", 170*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 171*4882a593Smuzhiyun "Headphone Jack", "HP_OUT"; 172*4882a593Smuzhiyun mux-int-port = <1>; 173*4882a593Smuzhiyun mux-ext-port = <4>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun}; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun&audmux { 178*4882a593Smuzhiyun pinctrl-names = "default"; 179*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; /* AUD4<->sgtl5000 */ 180*4882a593Smuzhiyun status = "okay"; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun ssi2 { 183*4882a593Smuzhiyun fsl,audmux-port = <1>; 184*4882a593Smuzhiyun fsl,port-config = < 185*4882a593Smuzhiyun (IMX_AUDMUX_V2_PTCR_TFSDIR | 186*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TFSEL(4+8) | /* RXFS */ 187*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TCLKDIR | 188*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_TCSEL(4+8) | /* RXC */ 189*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_SYN) 190*4882a593Smuzhiyun IMX_AUDMUX_V2_PDCR_RXDSEL(4) 191*4882a593Smuzhiyun >; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun aud5 { 195*4882a593Smuzhiyun fsl,audmux-port = <4>; 196*4882a593Smuzhiyun fsl,port-config = < 197*4882a593Smuzhiyun IMX_AUDMUX_V2_PTCR_SYN 198*4882a593Smuzhiyun IMX_AUDMUX_V2_PDCR_RXDSEL(1)>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun}; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun&can1 { 203*4882a593Smuzhiyun pinctrl-names = "default"; 204*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 205*4882a593Smuzhiyun status = "okay"; 206*4882a593Smuzhiyun}; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun&clks { 209*4882a593Smuzhiyun assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 210*4882a593Smuzhiyun <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 211*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 212*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 213*4882a593Smuzhiyun}; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun&ecspi2 { 216*4882a593Smuzhiyun cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>; 217*4882a593Smuzhiyun pinctrl-names = "default"; 218*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi2>; 219*4882a593Smuzhiyun status = "okay"; 220*4882a593Smuzhiyun}; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun&fec { 223*4882a593Smuzhiyun pinctrl-names = "default"; 224*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 225*4882a593Smuzhiyun phy-mode = "rgmii-id"; 226*4882a593Smuzhiyun phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 227*4882a593Smuzhiyun status = "okay"; 228*4882a593Smuzhiyun}; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun&gpmi { 231*4882a593Smuzhiyun pinctrl-names = "default"; 232*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 233*4882a593Smuzhiyun status = "okay"; 234*4882a593Smuzhiyun}; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun&hdmi { 237*4882a593Smuzhiyun ddc-i2c-bus = <&i2c3>; 238*4882a593Smuzhiyun status = "okay"; 239*4882a593Smuzhiyun}; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun&i2c1 { 242*4882a593Smuzhiyun clock-frequency = <100000>; 243*4882a593Smuzhiyun pinctrl-names = "default"; 244*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 245*4882a593Smuzhiyun status = "okay"; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun gsc: gsc@20 { 248*4882a593Smuzhiyun compatible = "gw,gsc"; 249*4882a593Smuzhiyun reg = <0x20>; 250*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 251*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 252*4882a593Smuzhiyun interrupt-controller; 253*4882a593Smuzhiyun #interrupt-cells = <1>; 254*4882a593Smuzhiyun #address-cells = <1>; 255*4882a593Smuzhiyun #size-cells = <0>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun adc { 258*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 259*4882a593Smuzhiyun #address-cells = <1>; 260*4882a593Smuzhiyun #size-cells = <0>; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun channel@0 { 263*4882a593Smuzhiyun gw,mode = <0>; 264*4882a593Smuzhiyun reg = <0x00>; 265*4882a593Smuzhiyun label = "temp"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun channel@2 { 269*4882a593Smuzhiyun gw,mode = <1>; 270*4882a593Smuzhiyun reg = <0x02>; 271*4882a593Smuzhiyun label = "vdd_vin"; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun channel@5 { 275*4882a593Smuzhiyun gw,mode = <1>; 276*4882a593Smuzhiyun reg = <0x05>; 277*4882a593Smuzhiyun label = "vdd_3p3"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun channel@8 { 281*4882a593Smuzhiyun gw,mode = <1>; 282*4882a593Smuzhiyun reg = <0x08>; 283*4882a593Smuzhiyun label = "vdd_bat"; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun channel@b { 287*4882a593Smuzhiyun gw,mode = <1>; 288*4882a593Smuzhiyun reg = <0x0b>; 289*4882a593Smuzhiyun label = "vdd_5p0"; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun channel@e { 293*4882a593Smuzhiyun gw,mode = <1>; 294*4882a593Smuzhiyun reg = <0xe>; 295*4882a593Smuzhiyun label = "vdd_arm"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun channel@11 { 299*4882a593Smuzhiyun gw,mode = <1>; 300*4882a593Smuzhiyun reg = <0x11>; 301*4882a593Smuzhiyun label = "vdd_soc"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun channel@14 { 305*4882a593Smuzhiyun gw,mode = <1>; 306*4882a593Smuzhiyun reg = <0x14>; 307*4882a593Smuzhiyun label = "vdd_3p0"; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun channel@17 { 311*4882a593Smuzhiyun gw,mode = <1>; 312*4882a593Smuzhiyun reg = <0x17>; 313*4882a593Smuzhiyun label = "vdd_1p5"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun channel@1d { 317*4882a593Smuzhiyun gw,mode = <1>; 318*4882a593Smuzhiyun reg = <0x1d>; 319*4882a593Smuzhiyun label = "vdd_1p8"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun channel@20 { 323*4882a593Smuzhiyun gw,mode = <1>; 324*4882a593Smuzhiyun reg = <0x20>; 325*4882a593Smuzhiyun label = "vdd_1p0"; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun channel@23 { 329*4882a593Smuzhiyun gw,mode = <1>; 330*4882a593Smuzhiyun reg = <0x23>; 331*4882a593Smuzhiyun label = "vdd_2p5"; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun channel@26 { 335*4882a593Smuzhiyun gw,mode = <1>; 336*4882a593Smuzhiyun reg = <0x26>; 337*4882a593Smuzhiyun label = "vdd_gps"; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun fan-controller@2c { 342*4882a593Smuzhiyun compatible = "gw,gsc-fan"; 343*4882a593Smuzhiyun #address-cells = <1>; 344*4882a593Smuzhiyun #size-cells = <0>; 345*4882a593Smuzhiyun reg = <0x2c>; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun gsc_gpio: gpio@23 { 350*4882a593Smuzhiyun compatible = "nxp,pca9555"; 351*4882a593Smuzhiyun reg = <0x23>; 352*4882a593Smuzhiyun gpio-controller; 353*4882a593Smuzhiyun #gpio-cells = <2>; 354*4882a593Smuzhiyun interrupt-parent = <&gsc>; 355*4882a593Smuzhiyun interrupts = <4>; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun eeprom1: eeprom@50 { 359*4882a593Smuzhiyun compatible = "atmel,24c02"; 360*4882a593Smuzhiyun reg = <0x50>; 361*4882a593Smuzhiyun pagesize = <16>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun eeprom2: eeprom@51 { 365*4882a593Smuzhiyun compatible = "atmel,24c02"; 366*4882a593Smuzhiyun reg = <0x51>; 367*4882a593Smuzhiyun pagesize = <16>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun eeprom3: eeprom@52 { 371*4882a593Smuzhiyun compatible = "atmel,24c02"; 372*4882a593Smuzhiyun reg = <0x52>; 373*4882a593Smuzhiyun pagesize = <16>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun eeprom4: eeprom@53 { 377*4882a593Smuzhiyun compatible = "atmel,24c02"; 378*4882a593Smuzhiyun reg = <0x53>; 379*4882a593Smuzhiyun pagesize = <16>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun rtc: ds1672@68 { 383*4882a593Smuzhiyun compatible = "dallas,ds1672"; 384*4882a593Smuzhiyun reg = <0x68>; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun}; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun&i2c2 { 389*4882a593Smuzhiyun clock-frequency = <100000>; 390*4882a593Smuzhiyun pinctrl-names = "default"; 391*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 392*4882a593Smuzhiyun status = "okay"; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun pmic: pfuze100@8 { 395*4882a593Smuzhiyun compatible = "fsl,pfuze100"; 396*4882a593Smuzhiyun reg = <0x08>; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun regulators { 399*4882a593Smuzhiyun sw1a_reg: sw1ab { 400*4882a593Smuzhiyun regulator-min-microvolt = <300000>; 401*4882a593Smuzhiyun regulator-max-microvolt = <1875000>; 402*4882a593Smuzhiyun regulator-boot-on; 403*4882a593Smuzhiyun regulator-always-on; 404*4882a593Smuzhiyun regulator-ramp-delay = <6250>; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun sw1c_reg: sw1c { 408*4882a593Smuzhiyun regulator-min-microvolt = <300000>; 409*4882a593Smuzhiyun regulator-max-microvolt = <1875000>; 410*4882a593Smuzhiyun regulator-boot-on; 411*4882a593Smuzhiyun regulator-always-on; 412*4882a593Smuzhiyun regulator-ramp-delay = <6250>; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun sw2_reg: sw2 { 416*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 417*4882a593Smuzhiyun regulator-max-microvolt = <3950000>; 418*4882a593Smuzhiyun regulator-boot-on; 419*4882a593Smuzhiyun regulator-always-on; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun sw3a_reg: sw3a { 423*4882a593Smuzhiyun regulator-min-microvolt = <400000>; 424*4882a593Smuzhiyun regulator-max-microvolt = <1975000>; 425*4882a593Smuzhiyun regulator-boot-on; 426*4882a593Smuzhiyun regulator-always-on; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun sw3b_reg: sw3b { 430*4882a593Smuzhiyun regulator-min-microvolt = <400000>; 431*4882a593Smuzhiyun regulator-max-microvolt = <1975000>; 432*4882a593Smuzhiyun regulator-boot-on; 433*4882a593Smuzhiyun regulator-always-on; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun sw4_reg: sw4 { 437*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 438*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun swbst_reg: swbst { 442*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 443*4882a593Smuzhiyun regulator-max-microvolt = <5150000>; 444*4882a593Smuzhiyun regulator-boot-on; 445*4882a593Smuzhiyun regulator-always-on; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun snvs_reg: vsnvs { 449*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 450*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 451*4882a593Smuzhiyun regulator-boot-on; 452*4882a593Smuzhiyun regulator-always-on; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun vref_reg: vrefddr { 456*4882a593Smuzhiyun regulator-boot-on; 457*4882a593Smuzhiyun regulator-always-on; 458*4882a593Smuzhiyun }; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun vgen1_reg: vgen1 { 461*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 462*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun vgen2_reg: vgen2 { 466*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 467*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun vgen3_reg: vgen3 { 471*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 472*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun vgen4_reg: vgen4 { 476*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 477*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 478*4882a593Smuzhiyun regulator-always-on; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun vgen5_reg: vgen5 { 482*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 483*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 484*4882a593Smuzhiyun regulator-always-on; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun vgen6_reg: vgen6 { 488*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 489*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 490*4882a593Smuzhiyun regulator-always-on; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun}; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun&i2c3 { 497*4882a593Smuzhiyun clock-frequency = <100000>; 498*4882a593Smuzhiyun pinctrl-names = "default"; 499*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 500*4882a593Smuzhiyun status = "okay"; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun sgtl5000: audio-codec@a { 503*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 504*4882a593Smuzhiyun reg = <0x0a>; 505*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_CKO>; 506*4882a593Smuzhiyun VDDA-supply = <&sw4_reg>; 507*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun touchscreen: egalax_ts@4 { 511*4882a593Smuzhiyun compatible = "eeti,egalax_ts"; 512*4882a593Smuzhiyun reg = <0x04>; 513*4882a593Smuzhiyun interrupt-parent = <&gpio7>; 514*4882a593Smuzhiyun interrupts = <12 2>; 515*4882a593Smuzhiyun wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun accel@1e { 519*4882a593Smuzhiyun compatible = "nxp,fxos8700"; 520*4882a593Smuzhiyun reg = <0x1e>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun}; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun&ldb { 525*4882a593Smuzhiyun status = "okay"; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun lvds-channel@0 { 528*4882a593Smuzhiyun fsl,data-mapping = "spwg"; 529*4882a593Smuzhiyun fsl,data-width = <18>; 530*4882a593Smuzhiyun status = "okay"; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun display-timings { 533*4882a593Smuzhiyun native-mode = <&timing0>; 534*4882a593Smuzhiyun timing0: hsd100pxn1 { 535*4882a593Smuzhiyun clock-frequency = <65000000>; 536*4882a593Smuzhiyun hactive = <1024>; 537*4882a593Smuzhiyun vactive = <768>; 538*4882a593Smuzhiyun hback-porch = <220>; 539*4882a593Smuzhiyun hfront-porch = <40>; 540*4882a593Smuzhiyun vback-porch = <21>; 541*4882a593Smuzhiyun vfront-porch = <7>; 542*4882a593Smuzhiyun hsync-len = <60>; 543*4882a593Smuzhiyun vsync-len = <10>; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun}; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun&pcie { 550*4882a593Smuzhiyun pinctrl-names = "default"; 551*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 552*4882a593Smuzhiyun reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>; 553*4882a593Smuzhiyun status = "okay"; 554*4882a593Smuzhiyun}; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun&pwm1 { 557*4882a593Smuzhiyun pinctrl-names = "default"; 558*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm1>; /* MX6_DIO0 */ 559*4882a593Smuzhiyun status = "disabled"; 560*4882a593Smuzhiyun}; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun&pwm2 { 563*4882a593Smuzhiyun pinctrl-names = "default"; 564*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 565*4882a593Smuzhiyun status = "disabled"; 566*4882a593Smuzhiyun}; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun&pwm3 { 569*4882a593Smuzhiyun pinctrl-names = "default"; 570*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 571*4882a593Smuzhiyun status = "disabled"; 572*4882a593Smuzhiyun}; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun&pwm4 { 575*4882a593Smuzhiyun #pwm-cells = <2>; 576*4882a593Smuzhiyun pinctrl-names = "default", "state_dio"; 577*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm4_backlight>; 578*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_pwm4_dio>; 579*4882a593Smuzhiyun status = "okay"; 580*4882a593Smuzhiyun}; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun&ssi1 { 583*4882a593Smuzhiyun status = "okay"; 584*4882a593Smuzhiyun}; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun&ssi2 { 587*4882a593Smuzhiyun status = "okay"; 588*4882a593Smuzhiyun}; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun&uart1 { 591*4882a593Smuzhiyun pinctrl-names = "default"; 592*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 593*4882a593Smuzhiyun rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 594*4882a593Smuzhiyun status = "okay"; 595*4882a593Smuzhiyun}; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun&uart2 { 598*4882a593Smuzhiyun pinctrl-names = "default"; 599*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 600*4882a593Smuzhiyun status = "okay"; 601*4882a593Smuzhiyun}; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun&uart5 { 604*4882a593Smuzhiyun pinctrl-names = "default"; 605*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 606*4882a593Smuzhiyun status = "okay"; 607*4882a593Smuzhiyun}; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun&usbotg { 610*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 611*4882a593Smuzhiyun pinctrl-names = "default"; 612*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 613*4882a593Smuzhiyun disable-over-current; 614*4882a593Smuzhiyun status = "okay"; 615*4882a593Smuzhiyun}; 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun&usbh1 { 618*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 619*4882a593Smuzhiyun status = "okay"; 620*4882a593Smuzhiyun}; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun&usdhc3 { 623*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 624*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 625*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 626*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 627*4882a593Smuzhiyun cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 628*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 629*4882a593Smuzhiyun no-1-8-v; /* firmware will remove if board revision supports */ 630*4882a593Smuzhiyun status = "okay"; 631*4882a593Smuzhiyun}; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun&wdog1 { 634*4882a593Smuzhiyun status = "disabled"; 635*4882a593Smuzhiyun}; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun&wdog2 { 638*4882a593Smuzhiyun pinctrl-names = "default"; 639*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 640*4882a593Smuzhiyun fsl,ext-reset-output; 641*4882a593Smuzhiyun status = "okay"; 642*4882a593Smuzhiyun}; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun&iomuxc { 645*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 646*4882a593Smuzhiyun fsl,pins = < 647*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 648*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 649*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 650*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 651*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */ 652*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__AUD5_RXC 0x130b0 653*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 654*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__AUD5_RXFS 0x130b0 655*4882a593Smuzhiyun >; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun pinctrl_enet: enetgrp { 659*4882a593Smuzhiyun fsl,pins = < 660*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 661*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 662*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 663*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 664*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 665*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 666*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 667*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 668*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 669*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 670*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 671*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 672*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 673*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 674*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 675*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 676*4882a593Smuzhiyun >; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun pinctrl_ecspi2: escpi2grp { 680*4882a593Smuzhiyun fsl,pins = < 681*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1 682*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1 683*4882a593Smuzhiyun MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 684*4882a593Smuzhiyun MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x100b1 685*4882a593Smuzhiyun >; 686*4882a593Smuzhiyun }; 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 689*4882a593Smuzhiyun fsl,pins = < 690*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 691*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 692*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */ 693*4882a593Smuzhiyun >; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 697*4882a593Smuzhiyun fsl,pins = < 698*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 699*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 700*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 701*4882a593Smuzhiyun >; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 705*4882a593Smuzhiyun fsl,pins = < 706*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 707*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 708*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 709*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 710*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 711*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 712*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 713*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 714*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 715*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 716*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 717*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 718*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 719*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 720*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 721*4882a593Smuzhiyun >; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 725*4882a593Smuzhiyun fsl,pins = < 726*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 727*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 728*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 729*4882a593Smuzhiyun >; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 733*4882a593Smuzhiyun fsl,pins = < 734*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 735*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 736*4882a593Smuzhiyun >; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 740*4882a593Smuzhiyun fsl,pins = < 741*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 742*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 743*4882a593Smuzhiyun >; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 747*4882a593Smuzhiyun fsl,pins = < 748*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */ 749*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */ 750*4882a593Smuzhiyun >; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun pinctrl_pps: ppsgrp { 754*4882a593Smuzhiyun fsl,pins = < 755*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 756*4882a593Smuzhiyun >; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun pinctrl_pwm1: pwm1grp { 760*4882a593Smuzhiyun fsl,pins = < 761*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1 762*4882a593Smuzhiyun >; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 766*4882a593Smuzhiyun fsl,pins = < 767*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 768*4882a593Smuzhiyun >; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 772*4882a593Smuzhiyun fsl,pins = < 773*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1 774*4882a593Smuzhiyun >; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun pinctrl_pwm4_backlight: pwm4grpbacklight { 778*4882a593Smuzhiyun fsl,pins = < 779*4882a593Smuzhiyun /* LVDS_PWM J6.5 */ 780*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 781*4882a593Smuzhiyun >; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun pinctrl_pwm4_dio: pwm4grpdio { 785*4882a593Smuzhiyun fsl,pins = < 786*4882a593Smuzhiyun /* DIO3 J16.4 */ 787*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1 788*4882a593Smuzhiyun >; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 792*4882a593Smuzhiyun fsl,pins = < 793*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 794*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 795*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */ 796*4882a593Smuzhiyun >; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 800*4882a593Smuzhiyun fsl,pins = < 801*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 802*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 803*4882a593Smuzhiyun >; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 807*4882a593Smuzhiyun fsl,pins = < 808*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 809*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 810*4882a593Smuzhiyun >; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 814*4882a593Smuzhiyun fsl,pins = < 815*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 816*4882a593Smuzhiyun MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */ 817*4882a593Smuzhiyun >; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 821*4882a593Smuzhiyun fsl,pins = < 822*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 823*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 824*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 825*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 826*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 827*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 828*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 829*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 830*4882a593Smuzhiyun >; 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 834*4882a593Smuzhiyun fsl,pins = < 835*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 836*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 837*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 838*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 839*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 840*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 841*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 842*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 843*4882a593Smuzhiyun >; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 847*4882a593Smuzhiyun fsl,pins = < 848*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 849*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 850*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 851*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 852*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 853*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 854*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 855*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 856*4882a593Smuzhiyun >; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 860*4882a593Smuzhiyun fsl,pins = < 861*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT3__WDOG2_B 0x1b0b0 862*4882a593Smuzhiyun >; 863*4882a593Smuzhiyun }; 864*4882a593Smuzhiyun}; 865