1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2013 Gateworks Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 12*4882a593Smuzhiyun aliases { 13*4882a593Smuzhiyun led0 = &led0; 14*4882a593Smuzhiyun led1 = &led1; 15*4882a593Smuzhiyun led2 = &led2; 16*4882a593Smuzhiyun nand = &gpmi; 17*4882a593Smuzhiyun ssi0 = &ssi1; 18*4882a593Smuzhiyun usb0 = &usbh1; 19*4882a593Smuzhiyun usb1 = &usbotg; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun chosen { 23*4882a593Smuzhiyun bootargs = "console=ttymxc1,115200"; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun backlight { 27*4882a593Smuzhiyun compatible = "pwm-backlight"; 28*4882a593Smuzhiyun pwms = <&pwm4 0 5000000>; 29*4882a593Smuzhiyun brightness-levels = <0 4 8 16 32 64 128 255>; 30*4882a593Smuzhiyun default-brightness-level = <7>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun gpio-keys { 34*4882a593Smuzhiyun compatible = "gpio-keys"; 35*4882a593Smuzhiyun #address-cells = <1>; 36*4882a593Smuzhiyun #size-cells = <0>; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun user-pb { 39*4882a593Smuzhiyun label = "user_pb"; 40*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 41*4882a593Smuzhiyun linux,code = <BTN_0>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun user-pb1x { 45*4882a593Smuzhiyun label = "user_pb1x"; 46*4882a593Smuzhiyun linux,code = <BTN_1>; 47*4882a593Smuzhiyun interrupt-parent = <&gsc>; 48*4882a593Smuzhiyun interrupts = <0>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun key-erased { 52*4882a593Smuzhiyun label = "key-erased"; 53*4882a593Smuzhiyun linux,code = <BTN_2>; 54*4882a593Smuzhiyun interrupt-parent = <&gsc>; 55*4882a593Smuzhiyun interrupts = <1>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun eeprom-wp { 59*4882a593Smuzhiyun label = "eeprom_wp"; 60*4882a593Smuzhiyun linux,code = <BTN_3>; 61*4882a593Smuzhiyun interrupt-parent = <&gsc>; 62*4882a593Smuzhiyun interrupts = <2>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun tamper { 66*4882a593Smuzhiyun label = "tamper"; 67*4882a593Smuzhiyun linux,code = <BTN_4>; 68*4882a593Smuzhiyun interrupt-parent = <&gsc>; 69*4882a593Smuzhiyun interrupts = <5>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun switch-hold { 73*4882a593Smuzhiyun label = "switch_hold"; 74*4882a593Smuzhiyun linux,code = <BTN_5>; 75*4882a593Smuzhiyun interrupt-parent = <&gsc>; 76*4882a593Smuzhiyun interrupts = <7>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun leds { 81*4882a593Smuzhiyun compatible = "gpio-leds"; 82*4882a593Smuzhiyun pinctrl-names = "default"; 83*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun led0: user1 { 86*4882a593Smuzhiyun label = "user1"; 87*4882a593Smuzhiyun gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 88*4882a593Smuzhiyun default-state = "on"; 89*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun led1: user2 { 93*4882a593Smuzhiyun label = "user2"; 94*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 95*4882a593Smuzhiyun default-state = "off"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun led2: user3 { 99*4882a593Smuzhiyun label = "user3"; 100*4882a593Smuzhiyun gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 101*4882a593Smuzhiyun default-state = "off"; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun memory@10000000 { 106*4882a593Smuzhiyun device_type = "memory"; 107*4882a593Smuzhiyun reg = <0x10000000 0x40000000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun pps { 111*4882a593Smuzhiyun compatible = "pps-gpio"; 112*4882a593Smuzhiyun pinctrl-names = "default"; 113*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pps>; 114*4882a593Smuzhiyun gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun reg_1p0v: regulator-1p0v { 119*4882a593Smuzhiyun compatible = "regulator-fixed"; 120*4882a593Smuzhiyun regulator-name = "1P0V"; 121*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 122*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 123*4882a593Smuzhiyun regulator-always-on; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 127*4882a593Smuzhiyun compatible = "regulator-fixed"; 128*4882a593Smuzhiyun regulator-name = "3P3V"; 129*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 130*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 131*4882a593Smuzhiyun regulator-always-on; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun reg_usb_h1_vbus: regulator-usb-h1-vbus { 135*4882a593Smuzhiyun compatible = "regulator-fixed"; 136*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 137*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 138*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 139*4882a593Smuzhiyun regulator-always-on; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 143*4882a593Smuzhiyun compatible = "regulator-fixed"; 144*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 145*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 146*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 147*4882a593Smuzhiyun gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 148*4882a593Smuzhiyun enable-active-high; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun sound { 152*4882a593Smuzhiyun compatible = "fsl,imx6q-ventana-sgtl5000", 153*4882a593Smuzhiyun "fsl,imx-audio-sgtl5000"; 154*4882a593Smuzhiyun model = "sgtl5000-audio"; 155*4882a593Smuzhiyun ssi-controller = <&ssi1>; 156*4882a593Smuzhiyun audio-codec = <&codec>; 157*4882a593Smuzhiyun audio-routing = 158*4882a593Smuzhiyun "MIC_IN", "Mic Jack", 159*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 160*4882a593Smuzhiyun "Headphone Jack", "HP_OUT"; 161*4882a593Smuzhiyun mux-int-port = <1>; 162*4882a593Smuzhiyun mux-ext-port = <4>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun}; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun&audmux { 167*4882a593Smuzhiyun pinctrl-names = "default"; 168*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; 169*4882a593Smuzhiyun status = "okay"; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&can1 { 173*4882a593Smuzhiyun pinctrl-names = "default"; 174*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 175*4882a593Smuzhiyun status = "okay"; 176*4882a593Smuzhiyun}; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun&clks { 179*4882a593Smuzhiyun assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 180*4882a593Smuzhiyun <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 181*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 182*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 183*4882a593Smuzhiyun}; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun&fec { 186*4882a593Smuzhiyun pinctrl-names = "default"; 187*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 188*4882a593Smuzhiyun phy-mode = "rgmii-id"; 189*4882a593Smuzhiyun phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 190*4882a593Smuzhiyun status = "okay"; 191*4882a593Smuzhiyun}; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun&gpmi { 194*4882a593Smuzhiyun pinctrl-names = "default"; 195*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 196*4882a593Smuzhiyun status = "okay"; 197*4882a593Smuzhiyun}; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun&hdmi { 200*4882a593Smuzhiyun ddc-i2c-bus = <&i2c3>; 201*4882a593Smuzhiyun status = "okay"; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&i2c1 { 205*4882a593Smuzhiyun clock-frequency = <100000>; 206*4882a593Smuzhiyun pinctrl-names = "default"; 207*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 208*4882a593Smuzhiyun status = "okay"; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun gsc: gsc@20 { 211*4882a593Smuzhiyun compatible = "gw,gsc"; 212*4882a593Smuzhiyun reg = <0x20>; 213*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 214*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 215*4882a593Smuzhiyun interrupt-controller; 216*4882a593Smuzhiyun #interrupt-cells = <1>; 217*4882a593Smuzhiyun #size-cells = <0>; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun adc { 220*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 221*4882a593Smuzhiyun #address-cells = <1>; 222*4882a593Smuzhiyun #size-cells = <0>; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun channel@0 { 225*4882a593Smuzhiyun gw,mode = <0>; 226*4882a593Smuzhiyun reg = <0x00>; 227*4882a593Smuzhiyun label = "temp"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun channel@2 { 231*4882a593Smuzhiyun gw,mode = <1>; 232*4882a593Smuzhiyun reg = <0x02>; 233*4882a593Smuzhiyun label = "vdd_vin"; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun channel@5 { 237*4882a593Smuzhiyun gw,mode = <1>; 238*4882a593Smuzhiyun reg = <0x05>; 239*4882a593Smuzhiyun label = "vdd_3p3"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun channel@8 { 243*4882a593Smuzhiyun gw,mode = <1>; 244*4882a593Smuzhiyun reg = <0x08>; 245*4882a593Smuzhiyun label = "vdd_bat"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun channel@b { 249*4882a593Smuzhiyun gw,mode = <1>; 250*4882a593Smuzhiyun reg = <0x0b>; 251*4882a593Smuzhiyun label = "vdd_5p0"; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun channel@e { 255*4882a593Smuzhiyun gw,mode = <1>; 256*4882a593Smuzhiyun reg = <0xe>; 257*4882a593Smuzhiyun label = "vdd_arm"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun channel@11 { 261*4882a593Smuzhiyun gw,mode = <1>; 262*4882a593Smuzhiyun reg = <0x11>; 263*4882a593Smuzhiyun label = "vdd_soc"; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun channel@14 { 267*4882a593Smuzhiyun gw,mode = <1>; 268*4882a593Smuzhiyun reg = <0x14>; 269*4882a593Smuzhiyun label = "vdd_3p0"; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun channel@17 { 273*4882a593Smuzhiyun gw,mode = <1>; 274*4882a593Smuzhiyun reg = <0x17>; 275*4882a593Smuzhiyun label = "vdd_1p5"; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun channel@1d { 279*4882a593Smuzhiyun gw,mode = <1>; 280*4882a593Smuzhiyun reg = <0x1d>; 281*4882a593Smuzhiyun label = "vdd_1p8"; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun channel@20 { 285*4882a593Smuzhiyun gw,mode = <1>; 286*4882a593Smuzhiyun reg = <0x20>; 287*4882a593Smuzhiyun label = "vdd_1p0"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun channel@23 { 291*4882a593Smuzhiyun gw,mode = <1>; 292*4882a593Smuzhiyun reg = <0x23>; 293*4882a593Smuzhiyun label = "vdd_2p5"; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun channel@26 { 297*4882a593Smuzhiyun gw,mode = <1>; 298*4882a593Smuzhiyun reg = <0x26>; 299*4882a593Smuzhiyun label = "vdd_gps"; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun channel@29 { 303*4882a593Smuzhiyun gw,mode = <1>; 304*4882a593Smuzhiyun reg = <0x29>; 305*4882a593Smuzhiyun label = "vdd_an1"; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun gsc_gpio: gpio@23 { 311*4882a593Smuzhiyun compatible = "nxp,pca9555"; 312*4882a593Smuzhiyun reg = <0x23>; 313*4882a593Smuzhiyun gpio-controller; 314*4882a593Smuzhiyun #gpio-cells = <2>; 315*4882a593Smuzhiyun interrupt-parent = <&gsc>; 316*4882a593Smuzhiyun interrupts = <4>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun eeprom1: eeprom@50 { 320*4882a593Smuzhiyun compatible = "atmel,24c02"; 321*4882a593Smuzhiyun reg = <0x50>; 322*4882a593Smuzhiyun pagesize = <16>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun eeprom2: eeprom@51 { 326*4882a593Smuzhiyun compatible = "atmel,24c02"; 327*4882a593Smuzhiyun reg = <0x51>; 328*4882a593Smuzhiyun pagesize = <16>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun eeprom3: eeprom@52 { 332*4882a593Smuzhiyun compatible = "atmel,24c02"; 333*4882a593Smuzhiyun reg = <0x52>; 334*4882a593Smuzhiyun pagesize = <16>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun eeprom4: eeprom@53 { 338*4882a593Smuzhiyun compatible = "atmel,24c02"; 339*4882a593Smuzhiyun reg = <0x53>; 340*4882a593Smuzhiyun pagesize = <16>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun rtc: ds1672@68 { 344*4882a593Smuzhiyun compatible = "dallas,ds1672"; 345*4882a593Smuzhiyun reg = <0x68>; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun}; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun&i2c2 { 350*4882a593Smuzhiyun clock-frequency = <100000>; 351*4882a593Smuzhiyun pinctrl-names = "default"; 352*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 353*4882a593Smuzhiyun status = "okay"; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun ltc3676: pmic@3c { 356*4882a593Smuzhiyun compatible = "lltc,ltc3676"; 357*4882a593Smuzhiyun reg = <0x3c>; 358*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 359*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun regulators { 362*4882a593Smuzhiyun /* VDD_SOC (1+R1/R2 = 1.635) */ 363*4882a593Smuzhiyun reg_vdd_soc: sw1 { 364*4882a593Smuzhiyun regulator-name = "vddsoc"; 365*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 366*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 367*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 368*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 369*4882a593Smuzhiyun regulator-boot-on; 370*4882a593Smuzhiyun regulator-always-on; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */ 374*4882a593Smuzhiyun reg_1p8v: sw2 { 375*4882a593Smuzhiyun regulator-name = "vdd1p8"; 376*4882a593Smuzhiyun regulator-min-microvolt = <1033310>; 377*4882a593Smuzhiyun regulator-max-microvolt = <2004000>; 378*4882a593Smuzhiyun lltc,fb-voltage-divider = <301000 200000>; 379*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 380*4882a593Smuzhiyun regulator-boot-on; 381*4882a593Smuzhiyun regulator-always-on; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* VDD_ARM (1+R1/R2 = 1.635) */ 385*4882a593Smuzhiyun reg_vdd_arm: sw3 { 386*4882a593Smuzhiyun regulator-name = "vddarm"; 387*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 388*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 389*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 390*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 391*4882a593Smuzhiyun regulator-boot-on; 392*4882a593Smuzhiyun regulator-always-on; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* VDD_DDR (1+R1/R2 = 2.105) */ 396*4882a593Smuzhiyun reg_vdd_ddr: sw4 { 397*4882a593Smuzhiyun regulator-name = "vddddr"; 398*4882a593Smuzhiyun regulator-min-microvolt = <868310>; 399*4882a593Smuzhiyun regulator-max-microvolt = <1684000>; 400*4882a593Smuzhiyun lltc,fb-voltage-divider = <221000 200000>; 401*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 402*4882a593Smuzhiyun regulator-boot-on; 403*4882a593Smuzhiyun regulator-always-on; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun /* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */ 407*4882a593Smuzhiyun reg_2p5v: ldo2 { 408*4882a593Smuzhiyun regulator-name = "vdd2p5"; 409*4882a593Smuzhiyun regulator-min-microvolt = <2490375>; 410*4882a593Smuzhiyun regulator-max-microvolt = <2490375>; 411*4882a593Smuzhiyun lltc,fb-voltage-divider = <487000 200000>; 412*4882a593Smuzhiyun regulator-boot-on; 413*4882a593Smuzhiyun regulator-always-on; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun /* VDD_AUD_1P8: Audio codec */ 417*4882a593Smuzhiyun reg_aud_1p8v: ldo3 { 418*4882a593Smuzhiyun regulator-name = "vdd1p8a"; 419*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 420*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 421*4882a593Smuzhiyun regulator-boot-on; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* VDD_HIGH (1+R1/R2 = 4.17) */ 425*4882a593Smuzhiyun reg_3p0v: ldo4 { 426*4882a593Smuzhiyun regulator-name = "vdd3p0"; 427*4882a593Smuzhiyun regulator-min-microvolt = <3023250>; 428*4882a593Smuzhiyun regulator-max-microvolt = <3023250>; 429*4882a593Smuzhiyun lltc,fb-voltage-divider = <634000 200000>; 430*4882a593Smuzhiyun regulator-boot-on; 431*4882a593Smuzhiyun regulator-always-on; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun}; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun&i2c3 { 438*4882a593Smuzhiyun clock-frequency = <100000>; 439*4882a593Smuzhiyun pinctrl-names = "default"; 440*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 441*4882a593Smuzhiyun status = "okay"; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun codec: sgtl5000@a { 444*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 445*4882a593Smuzhiyun reg = <0x0a>; 446*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_CKO>; 447*4882a593Smuzhiyun VDDA-supply = <®_1p8v>; 448*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun touchscreen: egalax_ts@4 { 452*4882a593Smuzhiyun compatible = "eeti,egalax_ts"; 453*4882a593Smuzhiyun reg = <0x04>; 454*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 455*4882a593Smuzhiyun interrupts = <11 2>; 456*4882a593Smuzhiyun wakeup-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun accel@1e { 460*4882a593Smuzhiyun compatible = "nxp,fxos8700"; 461*4882a593Smuzhiyun reg = <0x1e>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun}; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun&ldb { 466*4882a593Smuzhiyun status = "okay"; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun lvds-channel@0 { 469*4882a593Smuzhiyun fsl,data-mapping = "spwg"; 470*4882a593Smuzhiyun fsl,data-width = <18>; 471*4882a593Smuzhiyun status = "okay"; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun display-timings { 474*4882a593Smuzhiyun native-mode = <&timing0>; 475*4882a593Smuzhiyun timing0: hsd100pxn1 { 476*4882a593Smuzhiyun clock-frequency = <65000000>; 477*4882a593Smuzhiyun hactive = <1024>; 478*4882a593Smuzhiyun vactive = <768>; 479*4882a593Smuzhiyun hback-porch = <220>; 480*4882a593Smuzhiyun hfront-porch = <40>; 481*4882a593Smuzhiyun vback-porch = <21>; 482*4882a593Smuzhiyun vfront-porch = <7>; 483*4882a593Smuzhiyun hsync-len = <60>; 484*4882a593Smuzhiyun vsync-len = <10>; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun}; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun&pcie { 491*4882a593Smuzhiyun pinctrl-names = "default"; 492*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 493*4882a593Smuzhiyun reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>; 494*4882a593Smuzhiyun status = "okay"; 495*4882a593Smuzhiyun}; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun&pwm2 { 498*4882a593Smuzhiyun pinctrl-names = "default"; 499*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 500*4882a593Smuzhiyun status = "disabled"; 501*4882a593Smuzhiyun}; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun&pwm3 { 504*4882a593Smuzhiyun pinctrl-names = "default"; 505*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 506*4882a593Smuzhiyun status = "disabled"; 507*4882a593Smuzhiyun}; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun&pwm4 { 510*4882a593Smuzhiyun #pwm-cells = <2>; 511*4882a593Smuzhiyun pinctrl-names = "default"; 512*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm4>; 513*4882a593Smuzhiyun status = "okay"; 514*4882a593Smuzhiyun}; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun&ssi1 { 517*4882a593Smuzhiyun status = "okay"; 518*4882a593Smuzhiyun}; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun&uart1 { 521*4882a593Smuzhiyun pinctrl-names = "default"; 522*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 523*4882a593Smuzhiyun rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 524*4882a593Smuzhiyun status = "okay"; 525*4882a593Smuzhiyun}; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun&uart2 { 528*4882a593Smuzhiyun pinctrl-names = "default"; 529*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 530*4882a593Smuzhiyun status = "okay"; 531*4882a593Smuzhiyun}; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun&uart5 { 534*4882a593Smuzhiyun pinctrl-names = "default"; 535*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 536*4882a593Smuzhiyun status = "okay"; 537*4882a593Smuzhiyun}; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun&usbotg { 540*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 541*4882a593Smuzhiyun pinctrl-names = "default"; 542*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 543*4882a593Smuzhiyun disable-over-current; 544*4882a593Smuzhiyun status = "okay"; 545*4882a593Smuzhiyun}; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun&usbh1 { 548*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 549*4882a593Smuzhiyun status = "okay"; 550*4882a593Smuzhiyun}; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun&usdhc3 { 553*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 554*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 555*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 556*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 557*4882a593Smuzhiyun cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 558*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 559*4882a593Smuzhiyun no-1-8-v; /* firmware will remove if board revision supports */ 560*4882a593Smuzhiyun status = "okay"; 561*4882a593Smuzhiyun}; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun&wdog1 { 564*4882a593Smuzhiyun pinctrl-names = "default"; 565*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 566*4882a593Smuzhiyun fsl,ext-reset-output; 567*4882a593Smuzhiyun}; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun&iomuxc { 570*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 571*4882a593Smuzhiyun fsl,pins = < 572*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 573*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 574*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 575*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 576*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */ 577*4882a593Smuzhiyun >; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun pinctrl_enet: enetgrp { 581*4882a593Smuzhiyun fsl,pins = < 582*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 583*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 584*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 585*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 586*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 587*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 588*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 589*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 590*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 591*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 592*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 593*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 594*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 595*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 596*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 597*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 598*4882a593Smuzhiyun >; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 602*4882a593Smuzhiyun fsl,pins = < 603*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 604*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 605*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */ 606*4882a593Smuzhiyun >; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 610*4882a593Smuzhiyun fsl,pins = < 611*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 612*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 613*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 614*4882a593Smuzhiyun >; 615*4882a593Smuzhiyun }; 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 618*4882a593Smuzhiyun fsl,pins = < 619*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 620*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 621*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 622*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 623*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 624*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 625*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 626*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 627*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 628*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 629*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 630*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 631*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 632*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 633*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 634*4882a593Smuzhiyun >; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 638*4882a593Smuzhiyun fsl,pins = < 639*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 640*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 641*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 642*4882a593Smuzhiyun >; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 646*4882a593Smuzhiyun fsl,pins = < 647*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 648*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 649*4882a593Smuzhiyun >; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 653*4882a593Smuzhiyun fsl,pins = < 654*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 655*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 656*4882a593Smuzhiyun >; 657*4882a593Smuzhiyun }; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 660*4882a593Smuzhiyun fsl,pins = < 661*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */ 662*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */ 663*4882a593Smuzhiyun >; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun pinctrl_pmic: pmicgrp { 667*4882a593Smuzhiyun fsl,pins = < 668*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 669*4882a593Smuzhiyun >; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun pinctrl_pps: ppsgrp { 673*4882a593Smuzhiyun fsl,pins = < 674*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 675*4882a593Smuzhiyun >; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 679*4882a593Smuzhiyun fsl,pins = < 680*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 681*4882a593Smuzhiyun >; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 685*4882a593Smuzhiyun fsl,pins = < 686*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 687*4882a593Smuzhiyun >; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun pinctrl_pwm4: pwm4grp { 691*4882a593Smuzhiyun fsl,pins = < 692*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 693*4882a593Smuzhiyun >; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 697*4882a593Smuzhiyun fsl,pins = < 698*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 699*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 700*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */ 701*4882a593Smuzhiyun >; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 705*4882a593Smuzhiyun fsl,pins = < 706*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 707*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 708*4882a593Smuzhiyun >; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 712*4882a593Smuzhiyun fsl,pins = < 713*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 714*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 715*4882a593Smuzhiyun >; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 719*4882a593Smuzhiyun fsl,pins = < 720*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 721*4882a593Smuzhiyun MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */ 722*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */ 723*4882a593Smuzhiyun >; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 727*4882a593Smuzhiyun fsl,pins = < 728*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 729*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 730*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 731*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 732*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 733*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 734*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 735*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 736*4882a593Smuzhiyun >; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 740*4882a593Smuzhiyun fsl,pins = < 741*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 742*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 743*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 744*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 745*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 746*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 747*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 748*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 749*4882a593Smuzhiyun >; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 753*4882a593Smuzhiyun fsl,pins = < 754*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 755*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 756*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 757*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 758*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 759*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 760*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 761*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 762*4882a593Smuzhiyun >; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 766*4882a593Smuzhiyun fsl,pins = < 767*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 768*4882a593Smuzhiyun >; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun}; 771