1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2013 Gateworks Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun /* these are used by bootloader for disabling nodes */ 12*4882a593Smuzhiyun aliases { 13*4882a593Smuzhiyun led0 = &led0; 14*4882a593Smuzhiyun led1 = &led1; 15*4882a593Smuzhiyun led2 = &led2; 16*4882a593Smuzhiyun nand = &gpmi; 17*4882a593Smuzhiyun ssi0 = &ssi1; 18*4882a593Smuzhiyun usb0 = &usbh1; 19*4882a593Smuzhiyun usb1 = &usbotg; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun chosen { 23*4882a593Smuzhiyun bootargs = "console=ttymxc1,115200"; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun backlight { 27*4882a593Smuzhiyun compatible = "pwm-backlight"; 28*4882a593Smuzhiyun pwms = <&pwm4 0 5000000>; 29*4882a593Smuzhiyun brightness-levels = <0 4 8 16 32 64 128 255>; 30*4882a593Smuzhiyun default-brightness-level = <7>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun gpio-keys { 34*4882a593Smuzhiyun compatible = "gpio-keys"; 35*4882a593Smuzhiyun #address-cells = <1>; 36*4882a593Smuzhiyun #size-cells = <0>; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun user-pb { 39*4882a593Smuzhiyun label = "user_pb"; 40*4882a593Smuzhiyun gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 41*4882a593Smuzhiyun linux,code = <BTN_0>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun user-pb1x { 45*4882a593Smuzhiyun label = "user_pb1x"; 46*4882a593Smuzhiyun linux,code = <BTN_1>; 47*4882a593Smuzhiyun interrupt-parent = <&gsc>; 48*4882a593Smuzhiyun interrupts = <0>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun key-erased { 52*4882a593Smuzhiyun label = "key-erased"; 53*4882a593Smuzhiyun linux,code = <BTN_2>; 54*4882a593Smuzhiyun interrupt-parent = <&gsc>; 55*4882a593Smuzhiyun interrupts = <1>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun eeprom-wp { 59*4882a593Smuzhiyun label = "eeprom_wp"; 60*4882a593Smuzhiyun linux,code = <BTN_3>; 61*4882a593Smuzhiyun interrupt-parent = <&gsc>; 62*4882a593Smuzhiyun interrupts = <2>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun tamper { 66*4882a593Smuzhiyun label = "tamper"; 67*4882a593Smuzhiyun linux,code = <BTN_4>; 68*4882a593Smuzhiyun interrupt-parent = <&gsc>; 69*4882a593Smuzhiyun interrupts = <5>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun switch-hold { 73*4882a593Smuzhiyun label = "switch_hold"; 74*4882a593Smuzhiyun linux,code = <BTN_5>; 75*4882a593Smuzhiyun interrupt-parent = <&gsc>; 76*4882a593Smuzhiyun interrupts = <7>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun leds { 81*4882a593Smuzhiyun compatible = "gpio-leds"; 82*4882a593Smuzhiyun pinctrl-names = "default"; 83*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_leds>; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun led0: user1 { 86*4882a593Smuzhiyun label = "user1"; 87*4882a593Smuzhiyun gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 88*4882a593Smuzhiyun default-state = "on"; 89*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun led1: user2 { 93*4882a593Smuzhiyun label = "user2"; 94*4882a593Smuzhiyun gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 95*4882a593Smuzhiyun default-state = "off"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun led2: user3 { 99*4882a593Smuzhiyun label = "user3"; 100*4882a593Smuzhiyun gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 101*4882a593Smuzhiyun default-state = "off"; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun memory@10000000 { 106*4882a593Smuzhiyun device_type = "memory"; 107*4882a593Smuzhiyun reg = <0x10000000 0x20000000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun pps { 111*4882a593Smuzhiyun compatible = "pps-gpio"; 112*4882a593Smuzhiyun pinctrl-names = "default"; 113*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pps>; 114*4882a593Smuzhiyun gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun reg_1p0v: regulator-1p0v { 119*4882a593Smuzhiyun compatible = "regulator-fixed"; 120*4882a593Smuzhiyun regulator-name = "1P0V"; 121*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 122*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 123*4882a593Smuzhiyun regulator-always-on; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 127*4882a593Smuzhiyun compatible = "regulator-fixed"; 128*4882a593Smuzhiyun regulator-name = "3P3V"; 129*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 130*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 131*4882a593Smuzhiyun regulator-always-on; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun reg_5p0v: regulator-5p0v { 135*4882a593Smuzhiyun compatible = "regulator-fixed"; 136*4882a593Smuzhiyun regulator-name = "5P0V"; 137*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 138*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 139*4882a593Smuzhiyun regulator-always-on; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 143*4882a593Smuzhiyun compatible = "regulator-fixed"; 144*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 145*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 146*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 147*4882a593Smuzhiyun gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 148*4882a593Smuzhiyun enable-active-high; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun sound { 152*4882a593Smuzhiyun compatible = "fsl,imx6q-ventana-sgtl5000", 153*4882a593Smuzhiyun "fsl,imx-audio-sgtl5000"; 154*4882a593Smuzhiyun model = "sgtl5000-audio"; 155*4882a593Smuzhiyun ssi-controller = <&ssi1>; 156*4882a593Smuzhiyun audio-codec = <&codec>; 157*4882a593Smuzhiyun audio-routing = 158*4882a593Smuzhiyun "MIC_IN", "Mic Jack", 159*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 160*4882a593Smuzhiyun "Headphone Jack", "HP_OUT"; 161*4882a593Smuzhiyun mux-int-port = <1>; 162*4882a593Smuzhiyun mux-ext-port = <4>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun}; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun&audmux { 167*4882a593Smuzhiyun pinctrl-names = "default"; 168*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; 169*4882a593Smuzhiyun status = "okay"; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&can1 { 173*4882a593Smuzhiyun pinctrl-names = "default"; 174*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 175*4882a593Smuzhiyun status = "okay"; 176*4882a593Smuzhiyun}; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun&clks { 179*4882a593Smuzhiyun assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 180*4882a593Smuzhiyun <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 181*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 182*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 183*4882a593Smuzhiyun}; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun&ecspi3 { 186*4882a593Smuzhiyun cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>; 187*4882a593Smuzhiyun pinctrl-names = "default"; 188*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi3>; 189*4882a593Smuzhiyun status = "okay"; 190*4882a593Smuzhiyun}; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun&fec { 193*4882a593Smuzhiyun pinctrl-names = "default"; 194*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 195*4882a593Smuzhiyun phy-mode = "rgmii-id"; 196*4882a593Smuzhiyun phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 197*4882a593Smuzhiyun status = "okay"; 198*4882a593Smuzhiyun}; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun&gpmi { 201*4882a593Smuzhiyun pinctrl-names = "default"; 202*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 203*4882a593Smuzhiyun status = "okay"; 204*4882a593Smuzhiyun}; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun&hdmi { 207*4882a593Smuzhiyun ddc-i2c-bus = <&i2c3>; 208*4882a593Smuzhiyun status = "okay"; 209*4882a593Smuzhiyun}; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun&i2c1 { 212*4882a593Smuzhiyun clock-frequency = <100000>; 213*4882a593Smuzhiyun pinctrl-names = "default"; 214*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 215*4882a593Smuzhiyun status = "okay"; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun gsc: gsc@20 { 218*4882a593Smuzhiyun compatible = "gw,gsc"; 219*4882a593Smuzhiyun reg = <0x20>; 220*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 221*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 222*4882a593Smuzhiyun interrupt-controller; 223*4882a593Smuzhiyun #interrupt-cells = <1>; 224*4882a593Smuzhiyun #size-cells = <0>; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun adc { 227*4882a593Smuzhiyun compatible = "gw,gsc-adc"; 228*4882a593Smuzhiyun #address-cells = <1>; 229*4882a593Smuzhiyun #size-cells = <0>; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun channel@0 { 232*4882a593Smuzhiyun gw,mode = <0>; 233*4882a593Smuzhiyun reg = <0x00>; 234*4882a593Smuzhiyun label = "temp"; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun channel@2 { 238*4882a593Smuzhiyun gw,mode = <1>; 239*4882a593Smuzhiyun reg = <0x02>; 240*4882a593Smuzhiyun label = "vdd_vin"; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun channel@5 { 244*4882a593Smuzhiyun gw,mode = <1>; 245*4882a593Smuzhiyun reg = <0x05>; 246*4882a593Smuzhiyun label = "vdd_3p3"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun channel@8 { 250*4882a593Smuzhiyun gw,mode = <1>; 251*4882a593Smuzhiyun reg = <0x08>; 252*4882a593Smuzhiyun label = "vdd_bat"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun channel@b { 256*4882a593Smuzhiyun gw,mode = <1>; 257*4882a593Smuzhiyun reg = <0x0b>; 258*4882a593Smuzhiyun label = "vdd_5p0"; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun channel@e { 262*4882a593Smuzhiyun gw,mode = <1>; 263*4882a593Smuzhiyun reg = <0xe>; 264*4882a593Smuzhiyun label = "vdd_arm"; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun channel@11 { 268*4882a593Smuzhiyun gw,mode = <1>; 269*4882a593Smuzhiyun reg = <0x11>; 270*4882a593Smuzhiyun label = "vdd_soc"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun channel@14 { 274*4882a593Smuzhiyun gw,mode = <1>; 275*4882a593Smuzhiyun reg = <0x14>; 276*4882a593Smuzhiyun label = "vdd_3p0"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun channel@17 { 280*4882a593Smuzhiyun gw,mode = <1>; 281*4882a593Smuzhiyun reg = <0x17>; 282*4882a593Smuzhiyun label = "vdd_1p5"; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun channel@1d { 286*4882a593Smuzhiyun gw,mode = <1>; 287*4882a593Smuzhiyun reg = <0x1d>; 288*4882a593Smuzhiyun label = "vdd_1p8"; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun channel@20 { 292*4882a593Smuzhiyun gw,mode = <1>; 293*4882a593Smuzhiyun reg = <0x20>; 294*4882a593Smuzhiyun label = "vdd_1p0"; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun channel@23 { 298*4882a593Smuzhiyun gw,mode = <1>; 299*4882a593Smuzhiyun reg = <0x23>; 300*4882a593Smuzhiyun label = "vdd_2p5"; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun channel@29 { 304*4882a593Smuzhiyun gw,mode = <1>; 305*4882a593Smuzhiyun reg = <0x29>; 306*4882a593Smuzhiyun label = "vdd_an1"; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun gsc_gpio: gpio@23 { 312*4882a593Smuzhiyun compatible = "nxp,pca9555"; 313*4882a593Smuzhiyun reg = <0x23>; 314*4882a593Smuzhiyun gpio-controller; 315*4882a593Smuzhiyun #gpio-cells = <2>; 316*4882a593Smuzhiyun interrupt-parent = <&gsc>; 317*4882a593Smuzhiyun interrupts = <4>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun eeprom1: eeprom@50 { 321*4882a593Smuzhiyun compatible = "atmel,24c02"; 322*4882a593Smuzhiyun reg = <0x50>; 323*4882a593Smuzhiyun pagesize = <16>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun eeprom2: eeprom@51 { 327*4882a593Smuzhiyun compatible = "atmel,24c02"; 328*4882a593Smuzhiyun reg = <0x51>; 329*4882a593Smuzhiyun pagesize = <16>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun eeprom3: eeprom@52 { 333*4882a593Smuzhiyun compatible = "atmel,24c02"; 334*4882a593Smuzhiyun reg = <0x52>; 335*4882a593Smuzhiyun pagesize = <16>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun eeprom4: eeprom@53 { 339*4882a593Smuzhiyun compatible = "atmel,24c02"; 340*4882a593Smuzhiyun reg = <0x53>; 341*4882a593Smuzhiyun pagesize = <16>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun rtc: ds1672@68 { 345*4882a593Smuzhiyun compatible = "dallas,ds1672"; 346*4882a593Smuzhiyun reg = <0x68>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun}; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun&i2c2 { 351*4882a593Smuzhiyun clock-frequency = <100000>; 352*4882a593Smuzhiyun pinctrl-names = "default"; 353*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 354*4882a593Smuzhiyun status = "okay"; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun ltc3676: pmic@3c { 357*4882a593Smuzhiyun compatible = "lltc,ltc3676"; 358*4882a593Smuzhiyun reg = <0x3c>; 359*4882a593Smuzhiyun pinctrl-names = "default"; 360*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pmic>; 361*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 362*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun regulators { 365*4882a593Smuzhiyun /* VDD_SOC (1+R1/R2 = 1.635) */ 366*4882a593Smuzhiyun reg_vdd_soc: sw1 { 367*4882a593Smuzhiyun regulator-name = "vddsoc"; 368*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 369*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 370*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 371*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 372*4882a593Smuzhiyun regulator-boot-on; 373*4882a593Smuzhiyun regulator-always-on; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */ 377*4882a593Smuzhiyun reg_1p8v: sw2 { 378*4882a593Smuzhiyun regulator-name = "vdd1p8"; 379*4882a593Smuzhiyun regulator-min-microvolt = <1033310>; 380*4882a593Smuzhiyun regulator-max-microvolt = <2004000>; 381*4882a593Smuzhiyun lltc,fb-voltage-divider = <301000 200000>; 382*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 383*4882a593Smuzhiyun regulator-boot-on; 384*4882a593Smuzhiyun regulator-always-on; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* VDD_ARM (1+R1/R2 = 1.635) */ 388*4882a593Smuzhiyun reg_vdd_arm: sw3 { 389*4882a593Smuzhiyun regulator-name = "vddarm"; 390*4882a593Smuzhiyun regulator-min-microvolt = <674400>; 391*4882a593Smuzhiyun regulator-max-microvolt = <1308000>; 392*4882a593Smuzhiyun lltc,fb-voltage-divider = <127000 200000>; 393*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 394*4882a593Smuzhiyun regulator-boot-on; 395*4882a593Smuzhiyun regulator-always-on; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* VDD_DDR (1+R1/R2 = 2.105) */ 399*4882a593Smuzhiyun reg_vdd_ddr: sw4 { 400*4882a593Smuzhiyun regulator-name = "vddddr"; 401*4882a593Smuzhiyun regulator-min-microvolt = <868310>; 402*4882a593Smuzhiyun regulator-max-microvolt = <1684000>; 403*4882a593Smuzhiyun lltc,fb-voltage-divider = <221000 200000>; 404*4882a593Smuzhiyun regulator-ramp-delay = <7000>; 405*4882a593Smuzhiyun regulator-boot-on; 406*4882a593Smuzhiyun regulator-always-on; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */ 410*4882a593Smuzhiyun reg_2p5v: ldo2 { 411*4882a593Smuzhiyun regulator-name = "vdd2p5"; 412*4882a593Smuzhiyun regulator-min-microvolt = <2490375>; 413*4882a593Smuzhiyun regulator-max-microvolt = <2490375>; 414*4882a593Smuzhiyun lltc,fb-voltage-divider = <487000 200000>; 415*4882a593Smuzhiyun regulator-boot-on; 416*4882a593Smuzhiyun regulator-always-on; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* VDD_AUD_1P8: Audio codec */ 420*4882a593Smuzhiyun reg_aud_1p8v: ldo3 { 421*4882a593Smuzhiyun regulator-name = "vdd1p8a"; 422*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 423*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 424*4882a593Smuzhiyun regulator-boot-on; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* VDD_HIGH (1+R1/R2 = 4.17) */ 428*4882a593Smuzhiyun reg_3p0v: ldo4 { 429*4882a593Smuzhiyun regulator-name = "vdd3p0"; 430*4882a593Smuzhiyun regulator-min-microvolt = <3023250>; 431*4882a593Smuzhiyun regulator-max-microvolt = <3023250>; 432*4882a593Smuzhiyun lltc,fb-voltage-divider = <634000 200000>; 433*4882a593Smuzhiyun regulator-boot-on; 434*4882a593Smuzhiyun regulator-always-on; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun}; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun&i2c3 { 441*4882a593Smuzhiyun clock-frequency = <100000>; 442*4882a593Smuzhiyun pinctrl-names = "default"; 443*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 444*4882a593Smuzhiyun status = "okay"; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun codec: sgtl5000@a { 447*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 448*4882a593Smuzhiyun reg = <0x0a>; 449*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_CKO>; 450*4882a593Smuzhiyun VDDA-supply = <®_1p8v>; 451*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun touchscreen: egalax_ts@4 { 455*4882a593Smuzhiyun compatible = "eeti,egalax_ts"; 456*4882a593Smuzhiyun reg = <0x04>; 457*4882a593Smuzhiyun interrupt-parent = <&gpio7>; 458*4882a593Smuzhiyun interrupts = <12 2>; 459*4882a593Smuzhiyun wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun accel@1e { 463*4882a593Smuzhiyun compatible = "nxp,fxos8700"; 464*4882a593Smuzhiyun reg = <0x1e>; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun}; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun&ldb { 469*4882a593Smuzhiyun status = "okay"; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun lvds-channel@0 { 472*4882a593Smuzhiyun fsl,data-mapping = "spwg"; 473*4882a593Smuzhiyun fsl,data-width = <18>; 474*4882a593Smuzhiyun status = "okay"; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun display-timings { 477*4882a593Smuzhiyun native-mode = <&timing0>; 478*4882a593Smuzhiyun timing0: hsd100pxn1 { 479*4882a593Smuzhiyun clock-frequency = <65000000>; 480*4882a593Smuzhiyun hactive = <1024>; 481*4882a593Smuzhiyun vactive = <768>; 482*4882a593Smuzhiyun hback-porch = <220>; 483*4882a593Smuzhiyun hfront-porch = <40>; 484*4882a593Smuzhiyun vback-porch = <21>; 485*4882a593Smuzhiyun vfront-porch = <7>; 486*4882a593Smuzhiyun hsync-len = <60>; 487*4882a593Smuzhiyun vsync-len = <10>; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun}; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun&pcie { 494*4882a593Smuzhiyun pinctrl-names = "default"; 495*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 496*4882a593Smuzhiyun reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>; 497*4882a593Smuzhiyun status = "okay"; 498*4882a593Smuzhiyun}; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun&pwm2 { 501*4882a593Smuzhiyun pinctrl-names = "default"; 502*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun}; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun&pwm3 { 507*4882a593Smuzhiyun pinctrl-names = "default"; 508*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 509*4882a593Smuzhiyun status = "disabled"; 510*4882a593Smuzhiyun}; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun&pwm4 { 513*4882a593Smuzhiyun #pwm-cells = <2>; 514*4882a593Smuzhiyun pinctrl-names = "default"; 515*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm4>; 516*4882a593Smuzhiyun status = "okay"; 517*4882a593Smuzhiyun}; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun&ssi1 { 520*4882a593Smuzhiyun status = "okay"; 521*4882a593Smuzhiyun}; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun&uart1 { 524*4882a593Smuzhiyun pinctrl-names = "default"; 525*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 526*4882a593Smuzhiyun rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 527*4882a593Smuzhiyun status = "okay"; 528*4882a593Smuzhiyun}; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun&uart2 { 531*4882a593Smuzhiyun pinctrl-names = "default"; 532*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 533*4882a593Smuzhiyun status = "okay"; 534*4882a593Smuzhiyun}; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun&uart5 { 537*4882a593Smuzhiyun pinctrl-names = "default"; 538*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 539*4882a593Smuzhiyun status = "okay"; 540*4882a593Smuzhiyun}; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun&usbotg { 543*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 544*4882a593Smuzhiyun pinctrl-names = "default"; 545*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 546*4882a593Smuzhiyun disable-over-current; 547*4882a593Smuzhiyun status = "okay"; 548*4882a593Smuzhiyun}; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun&usbh1 { 551*4882a593Smuzhiyun status = "okay"; 552*4882a593Smuzhiyun}; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun&usdhc3 { 555*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 556*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 557*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 558*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 559*4882a593Smuzhiyun cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 560*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 561*4882a593Smuzhiyun no-1-8-v; /* firmware will remove if board revision supports */ 562*4882a593Smuzhiyun status = "okay"; 563*4882a593Smuzhiyun}; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun&wdog1 { 566*4882a593Smuzhiyun pinctrl-names = "default"; 567*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 568*4882a593Smuzhiyun fsl,ext-reset-output; 569*4882a593Smuzhiyun}; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun&iomuxc { 572*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 573*4882a593Smuzhiyun fsl,pins = < 574*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 575*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 576*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 577*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 578*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */ 579*4882a593Smuzhiyun >; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun pinctrl_ecspi3: escpi3grp { 583*4882a593Smuzhiyun fsl,pins = < 584*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 585*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 586*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 587*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x100b1 588*4882a593Smuzhiyun >; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun pinctrl_enet: enetgrp { 592*4882a593Smuzhiyun fsl,pins = < 593*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 594*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 595*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 596*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 597*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 598*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 599*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 600*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 601*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 602*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 603*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 604*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 605*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 606*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 607*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 608*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 609*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 /* PHY Reset */ 610*4882a593Smuzhiyun >; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 614*4882a593Smuzhiyun fsl,pins = < 615*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 616*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 617*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x4001b0b0 /* CAN_STBY */ 618*4882a593Smuzhiyun >; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun pinctrl_gpio_leds: gpioledsgrp { 622*4882a593Smuzhiyun fsl,pins = < 623*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 624*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 625*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 626*4882a593Smuzhiyun >; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 630*4882a593Smuzhiyun fsl,pins = < 631*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 632*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 633*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 634*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 635*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 636*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 637*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 638*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 639*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 640*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 641*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 642*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 643*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 644*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 645*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 646*4882a593Smuzhiyun >; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 650*4882a593Smuzhiyun fsl,pins = < 651*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 652*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 653*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 654*4882a593Smuzhiyun >; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 658*4882a593Smuzhiyun fsl,pins = < 659*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 660*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 661*4882a593Smuzhiyun >; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 665*4882a593Smuzhiyun fsl,pins = < 666*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 667*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 668*4882a593Smuzhiyun >; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 672*4882a593Smuzhiyun fsl,pins = < 673*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE_RST# */ 674*4882a593Smuzhiyun >; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun pinctrl_pmic: pmicgrp { 678*4882a593Smuzhiyun fsl,pins = < 679*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 680*4882a593Smuzhiyun >; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun pinctrl_pps: ppsgrp { 684*4882a593Smuzhiyun fsl,pins = < 685*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 686*4882a593Smuzhiyun >; 687*4882a593Smuzhiyun }; 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun pinctrl_pwm2: pwm2grp { 690*4882a593Smuzhiyun fsl,pins = < 691*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 692*4882a593Smuzhiyun >; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun pinctrl_pwm3: pwm3grp { 696*4882a593Smuzhiyun fsl,pins = < 697*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 698*4882a593Smuzhiyun >; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun pinctrl_pwm4: pwm4grp { 702*4882a593Smuzhiyun fsl,pins = < 703*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 704*4882a593Smuzhiyun >; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 708*4882a593Smuzhiyun fsl,pins = < 709*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 710*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 711*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */ 712*4882a593Smuzhiyun >; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 716*4882a593Smuzhiyun fsl,pins = < 717*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 718*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 719*4882a593Smuzhiyun >; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 723*4882a593Smuzhiyun fsl,pins = < 724*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 725*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 726*4882a593Smuzhiyun >; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 730*4882a593Smuzhiyun fsl,pins = < 731*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 732*4882a593Smuzhiyun MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* OTG_PWR_EN */ 733*4882a593Smuzhiyun >; 734*4882a593Smuzhiyun }; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 737*4882a593Smuzhiyun fsl,pins = < 738*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 739*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 740*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 741*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 742*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 743*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 744*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 745*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 746*4882a593Smuzhiyun >; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 750*4882a593Smuzhiyun fsl,pins = < 751*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 752*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x170b9 753*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 754*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 755*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 756*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 757*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 758*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 759*4882a593Smuzhiyun >; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 763*4882a593Smuzhiyun fsl,pins = < 764*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 765*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 766*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 767*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 768*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 769*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 770*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 771*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 772*4882a593Smuzhiyun >; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 776*4882a593Smuzhiyun fsl,pins = < 777*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 778*4882a593Smuzhiyun >; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun}; 781