1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * support fot the imx6 based aristainetos board 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Heiko Schocher <hs@denx.de> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun reg_2p5v: regulator-2p5v { 13*4882a593Smuzhiyun compatible = "regulator-fixed"; 14*4882a593Smuzhiyun regulator-name = "2P5V"; 15*4882a593Smuzhiyun regulator-min-microvolt = <2500000>; 16*4882a593Smuzhiyun regulator-max-microvolt = <2500000>; 17*4882a593Smuzhiyun regulator-always-on; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 21*4882a593Smuzhiyun compatible = "regulator-fixed"; 22*4882a593Smuzhiyun regulator-name = "3P3V"; 23*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 24*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 25*4882a593Smuzhiyun regulator-always-on; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun reg_usbh1_vbus: regulator-usbh1-vbus { 29*4882a593Smuzhiyun compatible = "regulator-fixed"; 30*4882a593Smuzhiyun enable-active-high; 31*4882a593Smuzhiyun gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 32*4882a593Smuzhiyun pinctrl-names = "default"; 33*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_aristainetos_usbh1_vbus>; 34*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 35*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 36*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun reg_usbotg_vbus: regulator-usbotg-vbus { 40*4882a593Smuzhiyun compatible = "regulator-fixed"; 41*4882a593Smuzhiyun enable-active-high; 42*4882a593Smuzhiyun gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>; 43*4882a593Smuzhiyun pinctrl-names = "default"; 44*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_aristainetos_usbotg_vbus>; 45*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 46*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 47*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun}; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun&audmux { 52*4882a593Smuzhiyun pinctrl-names = "default"; 53*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_audmux>; 54*4882a593Smuzhiyun status = "okay"; 55*4882a593Smuzhiyun}; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun&can1 { 58*4882a593Smuzhiyun pinctrl-names = "default"; 59*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 60*4882a593Smuzhiyun status = "okay"; 61*4882a593Smuzhiyun}; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun&can2 { 64*4882a593Smuzhiyun pinctrl-names = "default"; 65*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan2>; 66*4882a593Smuzhiyun status = "okay"; 67*4882a593Smuzhiyun}; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun&i2c1 { 70*4882a593Smuzhiyun clock-frequency = <100000>; 71*4882a593Smuzhiyun pinctrl-names = "default"; 72*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun tmp103: tmp103@71 { 76*4882a593Smuzhiyun compatible = "ti,tmp103"; 77*4882a593Smuzhiyun reg = <0x71>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun}; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun&i2c3 { 82*4882a593Smuzhiyun clock-frequency = <100000>; 83*4882a593Smuzhiyun pinctrl-names = "default"; 84*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 85*4882a593Smuzhiyun status = "okay"; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun rtc@68 { 88*4882a593Smuzhiyun compatible = "dallas,m41t00"; 89*4882a593Smuzhiyun reg = <0x68>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun}; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun&ecspi4 { 94*4882a593Smuzhiyun cs-gpios = <&gpio3 20 GPIO_ACTIVE_LOW>; 95*4882a593Smuzhiyun pinctrl-names = "default"; 96*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi4>; 97*4882a593Smuzhiyun status = "okay"; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun flash: flash@0 { 100*4882a593Smuzhiyun #address-cells = <1>; 101*4882a593Smuzhiyun #size-cells = <1>; 102*4882a593Smuzhiyun compatible = "micron,n25q128a11", "jedec,spi-nor"; 103*4882a593Smuzhiyun spi-max-frequency = <20000000>; 104*4882a593Smuzhiyun reg = <0>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun}; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun&fec { 109*4882a593Smuzhiyun pinctrl-names = "default"; 110*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 111*4882a593Smuzhiyun phy-mode = "rmii"; 112*4882a593Smuzhiyun phy-reset-gpios = <&gpio3 29 GPIO_ACTIVE_LOW>; 113*4882a593Smuzhiyun status = "okay"; 114*4882a593Smuzhiyun}; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun&gpmi { 117*4882a593Smuzhiyun pinctrl-names = "default"; 118*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpmi_nand>; 119*4882a593Smuzhiyun status = "okay"; 120*4882a593Smuzhiyun}; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun&pcie { 123*4882a593Smuzhiyun status = "okay"; 124*4882a593Smuzhiyun}; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun&uart2 { 127*4882a593Smuzhiyun pinctrl-names = "default"; 128*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 129*4882a593Smuzhiyun status = "okay"; 130*4882a593Smuzhiyun}; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun&uart4 { 134*4882a593Smuzhiyun pinctrl-names = "default"; 135*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart4>; 136*4882a593Smuzhiyun uart-has-rtscts; 137*4882a593Smuzhiyun status = "okay"; 138*4882a593Smuzhiyun}; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun&uart5 { 141*4882a593Smuzhiyun pinctrl-names = "default"; 142*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 143*4882a593Smuzhiyun uart-has-rtscts; 144*4882a593Smuzhiyun status = "okay"; 145*4882a593Smuzhiyun}; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun&usbh1 { 148*4882a593Smuzhiyun vbus-supply = <®_usbh1_vbus>; 149*4882a593Smuzhiyun dr_mode = "host"; 150*4882a593Smuzhiyun status = "okay"; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun&usbotg { 154*4882a593Smuzhiyun vbus-supply = <®_usbotg_vbus>; 155*4882a593Smuzhiyun pinctrl-names = "default"; 156*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 157*4882a593Smuzhiyun disable-over-current; 158*4882a593Smuzhiyun dr_mode = "host"; 159*4882a593Smuzhiyun status = "okay"; 160*4882a593Smuzhiyun}; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun&usdhc1 { 163*4882a593Smuzhiyun pinctrl-names = "default"; 164*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 165*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 166*4882a593Smuzhiyun cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>; 167*4882a593Smuzhiyun status = "okay"; 168*4882a593Smuzhiyun}; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun&usdhc2 { 171*4882a593Smuzhiyun pinctrl-names = "default"; 172*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 173*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 174*4882a593Smuzhiyun cd-gpios = <&gpio4 8 GPIO_ACTIVE_LOW>; 175*4882a593Smuzhiyun status = "okay"; 176*4882a593Smuzhiyun}; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun&iomuxc { 179*4882a593Smuzhiyun pinctrl-names = "default"; 180*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog &pinctrl_gpio>; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun imx6qdl-aristainetos { 183*4882a593Smuzhiyun pinctrl_aristainetos_usbh1_vbus: aristainetos-usbh1-vbus { 184*4882a593Smuzhiyun fsl,pins = <MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun pinctrl_aristainetos_usbotg_vbus: aristainetos-usbotg-vbus { 188*4882a593Smuzhiyun fsl,pins = <MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun pinctrl_audmux: audmuxgrp { 192*4882a593Smuzhiyun fsl,pins = < 193*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x1b0b0 194*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x1b0b0 195*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x1b0b0 196*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0 197*4882a593Smuzhiyun >; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun pinctrl_backlight: backlightgrp { 201*4882a593Smuzhiyun fsl,pins = < 202*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b0 203*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b0 204*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 205*4882a593Smuzhiyun >; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun pinctrl_ecspi2: ecspi2grp { 209*4882a593Smuzhiyun fsl,pins = < 210*4882a593Smuzhiyun MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 211*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1 212*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1 213*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x100b1 214*4882a593Smuzhiyun >; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun pinctrl_ecspi4: ecspi4grp { 218*4882a593Smuzhiyun fsl,pins = < 219*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1 220*4882a593Smuzhiyun MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1 221*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1 222*4882a593Smuzhiyun MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x100b1 223*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b0 /* WP pin */ 224*4882a593Smuzhiyun >; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun pinctrl_enet: enetgrp { 228*4882a593Smuzhiyun fsl,pins = < 229*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 230*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 231*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 232*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0 233*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0 234*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 235*4882a593Smuzhiyun MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0 236*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0 237*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0 238*4882a593Smuzhiyun MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0 239*4882a593Smuzhiyun >; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 243*4882a593Smuzhiyun fsl,pins = < 244*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0 245*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0 246*4882a593Smuzhiyun >; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun pinctrl_flexcan2: flexcan2grp { 250*4882a593Smuzhiyun fsl,pins = < 251*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__FLEXCAN2_TX 0x1b0b0 252*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__FLEXCAN2_RX 0x1b0b0 253*4882a593Smuzhiyun >; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun pinctrl_gpio: gpiogrp { 257*4882a593Smuzhiyun fsl,pins = < 258*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0x1b0b0 259*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b0b0 260*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT4__GPIO2_IO12 0x1b0b0 261*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT5__GPIO2_IO13 0x1b0b0 262*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0 263*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0 264*4882a593Smuzhiyun MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0 265*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 266*4882a593Smuzhiyun MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 267*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0 268*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 269*4882a593Smuzhiyun >; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun pinctrl_gpmi_nand: gpminandgrp { 273*4882a593Smuzhiyun fsl,pins = < 274*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 275*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 276*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 277*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 278*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 279*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 280*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 281*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 282*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 283*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 284*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 285*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 286*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 287*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 288*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 289*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 290*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 291*4882a593Smuzhiyun >; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun pinctrl_hog: hoggrp { 295*4882a593Smuzhiyun fsl,pins = < 296*4882a593Smuzhiyun MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x10 297*4882a593Smuzhiyun >; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 301*4882a593Smuzhiyun fsl,pins = < 302*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1 303*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1 304*4882a593Smuzhiyun >; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 308*4882a593Smuzhiyun fsl,pins = < 309*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 310*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 311*4882a593Smuzhiyun >; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 315*4882a593Smuzhiyun fsl,pins = < 316*4882a593Smuzhiyun MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1 317*4882a593Smuzhiyun MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 318*4882a593Smuzhiyun >; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun pinctrl_ipu_disp: ipudisp1grp { 322*4882a593Smuzhiyun fsl,pins = < 323*4882a593Smuzhiyun MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 324*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 325*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 326*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 327*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x20000 328*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10 329*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 330*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 331*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 332*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 333*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 334*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 335*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 336*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 337*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 338*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 339*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 340*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 341*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 342*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 343*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 344*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 345*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 346*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 347*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 348*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 349*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 350*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 351*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 352*4882a593Smuzhiyun >; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 356*4882a593Smuzhiyun fsl,pins = < 357*4882a593Smuzhiyun MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 358*4882a593Smuzhiyun MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 359*4882a593Smuzhiyun >; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun pinctrl_uart4: uart4grp { 363*4882a593Smuzhiyun fsl,pins = < 364*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1 365*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1 366*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1 367*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1 368*4882a593Smuzhiyun >; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 372*4882a593Smuzhiyun fsl,pins = < 373*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1 374*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1 375*4882a593Smuzhiyun >; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 379*4882a593Smuzhiyun fsl,pins = < 380*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 381*4882a593Smuzhiyun >; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 385*4882a593Smuzhiyun fsl,pins = < 386*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 387*4882a593Smuzhiyun MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 388*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 389*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 390*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 391*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 392*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 393*4882a593Smuzhiyun >; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 397*4882a593Smuzhiyun fsl,pins = < 398*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 399*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 400*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 401*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 402*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 403*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 404*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x1b0b0 405*4882a593Smuzhiyun >; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun}; 409