xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6q-mccmon6.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2016-2017
4*4882a593Smuzhiyun * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/dts-v1/;
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun#include "imx6q.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
12*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	model = "Liebherr (LWN) monitor6 i.MX6 Quad Board";
16*4882a593Smuzhiyun	compatible = "lwn,mccmon6", "fsl,imx6q";
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	memory@10000000 {
19*4882a593Smuzhiyun		device_type = "memory";
20*4882a593Smuzhiyun		reg = <0x10000000 0x80000000>;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	backlight_lvds: backlight {
24*4882a593Smuzhiyun		compatible = "pwm-backlight";
25*4882a593Smuzhiyun		pinctrl-names = "default";
26*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_backlight>;
27*4882a593Smuzhiyun		pwms = <&pwm2 0 5000000 PWM_POLARITY_INVERTED>;
28*4882a593Smuzhiyun		brightness-levels = <  0   1   2   3   4   5   6   7   8   9
29*4882a593Smuzhiyun				      10  11  12  13  14  15  16  17  18  19
30*4882a593Smuzhiyun				      20  21  22  23  24  25  26  27  28  29
31*4882a593Smuzhiyun				      30  31  32  33  34  35  36  37  38  39
32*4882a593Smuzhiyun				      40  41  42  43  44  45  46  47  48  49
33*4882a593Smuzhiyun				      50  51  52  53  54  55  56  57  58  59
34*4882a593Smuzhiyun				      60  61  62  63  64  65  66  67  68  69
35*4882a593Smuzhiyun				      70  71  72  73  74  75  76  77  78  79
36*4882a593Smuzhiyun				      80  81  82  83  84  85  86  87  88  89
37*4882a593Smuzhiyun				      90  91  92  93  94  95  96  97  98  99
38*4882a593Smuzhiyun				     100 101 102 103 104 105 106 107 108 109
39*4882a593Smuzhiyun				     110 111 112 113 114 115 116 117 118 119
40*4882a593Smuzhiyun				     120 121 122 123 124 125 126 127 128 129
41*4882a593Smuzhiyun				     130 131 132 133 134 135 136 137 138 139
42*4882a593Smuzhiyun				     140 141 142 143 144 145 146 147 148 149
43*4882a593Smuzhiyun				     150 151 152 153 154 155 156 157 158 159
44*4882a593Smuzhiyun				     160 161 162 163 164 165 166 167 168 169
45*4882a593Smuzhiyun				     170 171 172 173 174 175 176 177 178 179
46*4882a593Smuzhiyun				     180 181 182 183 184 185 186 187 188 189
47*4882a593Smuzhiyun				     190 191 192 193 194 195 196 197 198 199
48*4882a593Smuzhiyun				     200 201 202 203 204 205 206 207 208 209
49*4882a593Smuzhiyun				     210 211 212 213 214 215 216 217 218 219
50*4882a593Smuzhiyun				     220 221 222 223 224 225 226 227 228 229
51*4882a593Smuzhiyun				     230 231 232 233 234 235 236 237 238 239
52*4882a593Smuzhiyun				     240 241 242 243 244 245 246 247 248 249
53*4882a593Smuzhiyun				     250 251 252 253 254 255>;
54*4882a593Smuzhiyun		default-brightness-level = <50>;
55*4882a593Smuzhiyun		enable-gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	reg_lvds: regulator-lvds {
59*4882a593Smuzhiyun		compatible = "regulator-fixed";
60*4882a593Smuzhiyun		regulator-name = "lvds_ppen";
61*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
62*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
63*4882a593Smuzhiyun		regulator-boot-on;
64*4882a593Smuzhiyun		pinctrl-names = "default";
65*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_reg_lvds>;
66*4882a593Smuzhiyun		gpio = <&gpio1 19 GPIO_ACTIVE_HIGH>;
67*4882a593Smuzhiyun		enable-active-high;
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun	panel-lvds0 {
71*4882a593Smuzhiyun		compatible = "innolux,g121x1-l03";
72*4882a593Smuzhiyun		backlight = <&backlight_lvds>;
73*4882a593Smuzhiyun		power-supply = <&reg_lvds>;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		port {
76*4882a593Smuzhiyun			panel_in_lvds0: endpoint {
77*4882a593Smuzhiyun				remote-endpoint = <&lvds0_out>;
78*4882a593Smuzhiyun			};
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&ecspi3 {
84*4882a593Smuzhiyun	cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
85*4882a593Smuzhiyun	pinctrl-names = "default";
86*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3_cs &pinctrl_ecspi3_flwp>;
87*4882a593Smuzhiyun	status = "okay";
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	s25sl032p: flash@0 {
90*4882a593Smuzhiyun		#address-cells = <1>;
91*4882a593Smuzhiyun		#size-cells = <1>;
92*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
93*4882a593Smuzhiyun		spi-max-frequency = <40000000>;
94*4882a593Smuzhiyun		reg = <0>;
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun&fec {
99*4882a593Smuzhiyun	pinctrl-names = "default";
100*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
101*4882a593Smuzhiyun	phy-mode = "rgmii";
102*4882a593Smuzhiyun	phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
103*4882a593Smuzhiyun	interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
104*4882a593Smuzhiyun			      <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
105*4882a593Smuzhiyun	status = "okay";
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&i2c1 {
109*4882a593Smuzhiyun	clock-frequency = <100000>;
110*4882a593Smuzhiyun	pinctrl-names = "default";
111*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
112*4882a593Smuzhiyun	status = "okay";
113*4882a593Smuzhiyun};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun&i2c2 {
116*4882a593Smuzhiyun	clock-frequency = <100000>;
117*4882a593Smuzhiyun	pinctrl-names = "default";
118*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
119*4882a593Smuzhiyun	status = "okay";
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	pfuze100: pmic@8 {
122*4882a593Smuzhiyun		compatible = "fsl,pfuze100";
123*4882a593Smuzhiyun		reg = <0x08>;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun		regulators {
126*4882a593Smuzhiyun			sw1a_reg: sw1ab {
127*4882a593Smuzhiyun				regulator-min-microvolt = <300000>;
128*4882a593Smuzhiyun				regulator-max-microvolt = <1875000>;
129*4882a593Smuzhiyun				regulator-boot-on;
130*4882a593Smuzhiyun				regulator-always-on;
131*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
132*4882a593Smuzhiyun			};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun			sw1c_reg: sw1c {
135*4882a593Smuzhiyun				regulator-min-microvolt = <300000>;
136*4882a593Smuzhiyun				regulator-max-microvolt = <1875000>;
137*4882a593Smuzhiyun				regulator-boot-on;
138*4882a593Smuzhiyun				regulator-always-on;
139*4882a593Smuzhiyun				regulator-ramp-delay = <6250>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun			sw2_reg: sw2 {
143*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
144*4882a593Smuzhiyun				regulator-max-microvolt = <3950000>;
145*4882a593Smuzhiyun				regulator-boot-on;
146*4882a593Smuzhiyun				regulator-always-on;
147*4882a593Smuzhiyun			};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			sw3a_reg: sw3a {
150*4882a593Smuzhiyun				regulator-min-microvolt = <400000>;
151*4882a593Smuzhiyun				regulator-max-microvolt = <1975000>;
152*4882a593Smuzhiyun				regulator-boot-on;
153*4882a593Smuzhiyun				regulator-always-on;
154*4882a593Smuzhiyun			};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun			sw3b_reg: sw3b {
157*4882a593Smuzhiyun				regulator-min-microvolt = <400000>;
158*4882a593Smuzhiyun				regulator-max-microvolt = <1975000>;
159*4882a593Smuzhiyun				regulator-boot-on;
160*4882a593Smuzhiyun				regulator-always-on;
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun			sw4_reg: sw4 {
164*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
165*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
166*4882a593Smuzhiyun			};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun			swbst_reg: swbst {
169*4882a593Smuzhiyun				regulator-min-microvolt = <5000000>;
170*4882a593Smuzhiyun				regulator-max-microvolt = <5150000>;
171*4882a593Smuzhiyun			};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun			snvs_reg: vsnvs {
174*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
175*4882a593Smuzhiyun				regulator-max-microvolt = <3000000>;
176*4882a593Smuzhiyun				regulator-boot-on;
177*4882a593Smuzhiyun				regulator-always-on;
178*4882a593Smuzhiyun			};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun			vref_reg: vrefddr {
181*4882a593Smuzhiyun				regulator-boot-on;
182*4882a593Smuzhiyun				regulator-always-on;
183*4882a593Smuzhiyun			};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun			vgen1_reg: vgen1 {
186*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
187*4882a593Smuzhiyun				regulator-max-microvolt = <1550000>;
188*4882a593Smuzhiyun			};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun			vgen2_reg: vgen2 {
191*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
192*4882a593Smuzhiyun				regulator-max-microvolt = <1550000>;
193*4882a593Smuzhiyun			};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun			vgen3_reg: vgen3 {
196*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
197*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
198*4882a593Smuzhiyun			};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun			vgen4_reg: vgen4 {
201*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
202*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
203*4882a593Smuzhiyun				regulator-always-on;
204*4882a593Smuzhiyun			};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun			vgen5_reg: vgen5 {
207*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
208*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
209*4882a593Smuzhiyun				regulator-always-on;
210*4882a593Smuzhiyun			};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun			vgen6_reg: vgen6 {
213*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
214*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
215*4882a593Smuzhiyun				regulator-always-on;
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun		};
218*4882a593Smuzhiyun	};
219*4882a593Smuzhiyun};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun&ldb {
222*4882a593Smuzhiyun	status = "okay";
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	lvds0: lvds-channel@0 {
225*4882a593Smuzhiyun		fsl,data-mapping = "spwg";
226*4882a593Smuzhiyun		fsl,data-width = <24>;
227*4882a593Smuzhiyun		status = "okay";
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun		port@4 {
230*4882a593Smuzhiyun			reg = <4>;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun			lvds0_out: endpoint {
233*4882a593Smuzhiyun				remote-endpoint = <&panel_in_lvds0>;
234*4882a593Smuzhiyun			};
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun&pwm2 {
240*4882a593Smuzhiyun	pinctrl-names = "default";
241*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm2>;
242*4882a593Smuzhiyun	status = "okay";
243*4882a593Smuzhiyun};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun&uart1 {
246*4882a593Smuzhiyun	pinctrl-names = "default";
247*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
248*4882a593Smuzhiyun	status = "okay";
249*4882a593Smuzhiyun};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun&uart4 {
252*4882a593Smuzhiyun	pinctrl-names = "default";
253*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart4>;
254*4882a593Smuzhiyun	uart-has-rtscts;
255*4882a593Smuzhiyun	status = "okay";
256*4882a593Smuzhiyun};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun&usdhc2 {
259*4882a593Smuzhiyun	pinctrl-names = "default";
260*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
261*4882a593Smuzhiyun	cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>;
262*4882a593Smuzhiyun	bus-width = <4>;
263*4882a593Smuzhiyun	status = "okay";
264*4882a593Smuzhiyun};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun&usdhc3 {
267*4882a593Smuzhiyun	pinctrl-names = "default";
268*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
269*4882a593Smuzhiyun	bus-width = <8>;
270*4882a593Smuzhiyun	non-removable;
271*4882a593Smuzhiyun	status = "okay";
272*4882a593Smuzhiyun};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun&weim {
275*4882a593Smuzhiyun	pinctrl-names = "default";
276*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_weim_nor &pinctrl_weim_cs0>;
277*4882a593Smuzhiyun	ranges = <0 0 0x08000000 0x08000000>;
278*4882a593Smuzhiyun	status = "okay";
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun	nor@0,0 {
281*4882a593Smuzhiyun		compatible = "cfi-flash";
282*4882a593Smuzhiyun		reg = <0 0 0x02000000>;
283*4882a593Smuzhiyun		#address-cells = <1>;
284*4882a593Smuzhiyun		#size-cells = <1>;
285*4882a593Smuzhiyun		bank-width = <2>;
286*4882a593Smuzhiyun		use-advanced-sector-protection;
287*4882a593Smuzhiyun		fsl,weim-cs-timing = <0x00620081 0x00000001 0x1c022000
288*4882a593Smuzhiyun				0x0000c000 0x1404a38e 0x00000000>;
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun&iomuxc {
293*4882a593Smuzhiyun	pinctrl-names = "default";
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun	pinctrl_backlight: dispgrp {
296*4882a593Smuzhiyun		fsl,pins = <
297*4882a593Smuzhiyun			/* BLEN_OUT */
298*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_2__GPIO1_IO02    0x1b0b0
299*4882a593Smuzhiyun		>;
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	pinctrl_ecspi3: ecspi3grp {
303*4882a593Smuzhiyun		fsl,pins = <
304*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO	0x100b1
305*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI	0x100b1
306*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK	0x100b1
307*4882a593Smuzhiyun		>;
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	pinctrl_ecspi3_cs: ecspi3csgrp {
311*4882a593Smuzhiyun		fsl,pins = <
312*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x80000000
313*4882a593Smuzhiyun		>;
314*4882a593Smuzhiyun	};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun	pinctrl_ecspi3_flwp: ecspi3flwpgrp {
317*4882a593Smuzhiyun		fsl,pins = <
318*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x80000000
319*4882a593Smuzhiyun		>;
320*4882a593Smuzhiyun	};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
323*4882a593Smuzhiyun		fsl,pins = <
324*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
325*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
326*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x1b0b0
327*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b0b0
328*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b0b0
329*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b0b0
330*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b0b0
331*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b0b0
332*4882a593Smuzhiyun			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x1b0b0
333*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b0b0
334*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b0b0
335*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b0b0
336*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b0b0
337*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b0b0
338*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b0b0
339*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
340*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_6__ENET_IRQ		0x000b1
341*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD0__GPIO1_IO27        0x1b0b0
342*4882a593Smuzhiyun		>;
343*4882a593Smuzhiyun	};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
346*4882a593Smuzhiyun		fsl,pins = <
347*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT9__I2C1_SCL	0x4001b8b1
348*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT8__I2C1_SDA	0x4001b8b1
349*4882a593Smuzhiyun		>;
350*4882a593Smuzhiyun	};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
353*4882a593Smuzhiyun		fsl,pins = <
354*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__I2C2_SCL	0x4001b8b1
355*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__I2C2_SDA	0x4001b8b1
356*4882a593Smuzhiyun		>;
357*4882a593Smuzhiyun	};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun	pinctrl_pwm2: pwm2grp {
360*4882a593Smuzhiyun		fsl,pins = <
361*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_1__PWM2_OUT	0x1b0b1
362*4882a593Smuzhiyun		>;
363*4882a593Smuzhiyun	};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun	pinctrl_reg_lvds: reqlvdsgrp {
366*4882a593Smuzhiyun		fsl,pins = <
367*4882a593Smuzhiyun			/* LVDS_PPEN_OUT */
368*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT2__GPIO1_IO19         0x1b0b0
369*4882a593Smuzhiyun		>;
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
373*4882a593Smuzhiyun		fsl,pins = <
374*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA	0x1b0b1
375*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA	0x1b0b1
376*4882a593Smuzhiyun		>;
377*4882a593Smuzhiyun	};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun	pinctrl_uart4: uart4grp {
380*4882a593Smuzhiyun		fsl,pins = <
381*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA	0x1b0b1
382*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA	0x1b0b1
383*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B	0x1b0b1
384*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B	0x1b0b1
385*4882a593Smuzhiyun		>;
386*4882a593Smuzhiyun	};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
389*4882a593Smuzhiyun		fsl,pins = <
390*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17059
391*4882a593Smuzhiyun			MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10059
392*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17059
393*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17059
394*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17059
395*4882a593Smuzhiyun			MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17059
396*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_4__GPIO1_IO04           0x1b0b1
397*4882a593Smuzhiyun		>;
398*4882a593Smuzhiyun	};
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
401*4882a593Smuzhiyun		fsl,pins = <
402*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
403*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
404*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
405*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
406*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
407*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
408*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT4__SD3_DATA4		0x17059
409*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT5__SD3_DATA5		0x17059
410*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT6__SD3_DATA6		0x17059
411*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT7__SD3_DATA7		0x17059
412*4882a593Smuzhiyun			MX6QDL_PAD_SD3_RST__SD3_RESET		0x17059
413*4882a593Smuzhiyun		>;
414*4882a593Smuzhiyun	};
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun	pinctrl_weim_cs0: weimcs0grp {
417*4882a593Smuzhiyun		fsl,pins = <
418*4882a593Smuzhiyun			MX6QDL_PAD_EIM_CS0__EIM_CS0_B		0xb0b1
419*4882a593Smuzhiyun		>;
420*4882a593Smuzhiyun	};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun	pinctrl_weim_nor: weimnorgrp {
423*4882a593Smuzhiyun		fsl,pins = <
424*4882a593Smuzhiyun			MX6QDL_PAD_EIM_OE__EIM_OE_B		0xb0b1
425*4882a593Smuzhiyun			MX6QDL_PAD_EIM_RW__EIM_RW		0xb0b1
426*4882a593Smuzhiyun			MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B	0xb060
427*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D16__EIM_DATA16		0x1b0b0
428*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D17__EIM_DATA17		0x1b0b0
429*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__EIM_DATA18		0x1b0b0
430*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D19__EIM_DATA19		0x1b0b0
431*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D20__EIM_DATA20		0x1b0b0
432*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__EIM_DATA21		0x1b0b0
433*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D22__EIM_DATA22		0x1b0b0
434*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D23__EIM_DATA23		0x1b0b0
435*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D24__EIM_DATA24		0x1b0b0
436*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D25__EIM_DATA25		0x1b0b0
437*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D26__EIM_DATA26		0x1b0b0
438*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D27__EIM_DATA27		0x1b0b0
439*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__EIM_DATA28		0x1b0b0
440*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D29__EIM_DATA29		0x1b0b0
441*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D30__EIM_DATA30		0x1b0b0
442*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D31__EIM_DATA31		0x1b0b0
443*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A23__EIM_ADDR23		0xb0b1
444*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A22__EIM_ADDR22		0xb0b1
445*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A21__EIM_ADDR21		0xb0b1
446*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A20__EIM_ADDR20		0xb0b1
447*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A19__EIM_ADDR19		0xb0b1
448*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A18__EIM_ADDR18		0xb0b1
449*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A17__EIM_ADDR17		0xb0b1
450*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A16__EIM_ADDR16		0xb0b1
451*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA15__EIM_AD15		0xb0b1
452*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA14__EIM_AD14		0xb0b1
453*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA13__EIM_AD13		0xb0b1
454*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA12__EIM_AD12		0xb0b1
455*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA11__EIM_AD11		0xb0b1
456*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA10__EIM_AD10		0xb0b1
457*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA9__EIM_AD09		0xb0b1
458*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA8__EIM_AD08		0xb0b1
459*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA7__EIM_AD07		0xb0b1
460*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA6__EIM_AD06		0xb0b1
461*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA5__EIM_AD05		0xb0b1
462*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA4__EIM_AD04		0xb0b1
463*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA3__EIM_AD03		0xb0b1
464*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA2__EIM_AD02		0xb0b1
465*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA1__EIM_AD01		0xb0b1
466*4882a593Smuzhiyun			MX6QDL_PAD_EIM_DA0__EIM_AD00		0xb0b1
467*4882a593Smuzhiyun		>;
468*4882a593Smuzhiyun	};
469*4882a593Smuzhiyun};
470