xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx6q-gw54xx.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2013 Gateworks Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun#include "imx6q.dtsi"
8*4882a593Smuzhiyun#include "imx6qdl-gw54xx.dtsi"
9*4882a593Smuzhiyun#include <dt-bindings/media/tda1997x.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "Gateworks Ventana i.MX6 Dual/Quad GW54XX";
13*4882a593Smuzhiyun	compatible = "gw,imx6q-gw54xx", "gw,ventana", "fsl,imx6q";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	sound-digital {
16*4882a593Smuzhiyun		compatible = "simple-audio-card";
17*4882a593Smuzhiyun		simple-audio-card,name = "tda1997x-audio";
18*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
19*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&sound_codec>;
20*4882a593Smuzhiyun		simple-audio-card,frame-master = <&sound_codec>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		sound_cpu: simple-audio-card,cpu {
23*4882a593Smuzhiyun			sound-dai = <&ssi2>;
24*4882a593Smuzhiyun		};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun		sound_codec: simple-audio-card,codec {
27*4882a593Smuzhiyun			sound-dai = <&hdmi_receiver>;
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun&i2c3 {
33*4882a593Smuzhiyun	adv7180: camera@20 {
34*4882a593Smuzhiyun		compatible = "adi,adv7180";
35*4882a593Smuzhiyun		pinctrl-names = "default";
36*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_adv7180>;
37*4882a593Smuzhiyun		reg = <0x20>;
38*4882a593Smuzhiyun		powerdown-gpios = <&gpio3 31 GPIO_ACTIVE_LOW>;
39*4882a593Smuzhiyun		interrupt-parent = <&gpio3>;
40*4882a593Smuzhiyun		interrupts = <30 IRQ_TYPE_LEVEL_LOW>;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		port {
43*4882a593Smuzhiyun			adv7180_to_ipu2_csi1_mux: endpoint {
44*4882a593Smuzhiyun				remote-endpoint = <&ipu2_csi1_mux_from_parallel_sensor>;
45*4882a593Smuzhiyun				bus-width = <8>;
46*4882a593Smuzhiyun			};
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	hdmi_receiver: hdmi-receiver@48 {
51*4882a593Smuzhiyun		compatible = "nxp,tda19971";
52*4882a593Smuzhiyun		pinctrl-names = "default";
53*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_tda1997x>;
54*4882a593Smuzhiyun		reg = <0x48>;
55*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
56*4882a593Smuzhiyun		interrupts = <7 IRQ_TYPE_LEVEL_LOW>;
57*4882a593Smuzhiyun		DOVDD-supply = <&reg_3p3v>;
58*4882a593Smuzhiyun		AVDD-supply = <&sw4_reg>;
59*4882a593Smuzhiyun		DVDD-supply = <&sw4_reg>;
60*4882a593Smuzhiyun		#sound-dai-cells = <0>;
61*4882a593Smuzhiyun		nxp,audout-format = "i2s";
62*4882a593Smuzhiyun		nxp,audout-layout = <0>;
63*4882a593Smuzhiyun		nxp,audout-width = <16>;
64*4882a593Smuzhiyun		nxp,audout-mclk-fs = <128>;
65*4882a593Smuzhiyun		/*
66*4882a593Smuzhiyun		 * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4]
67*4882a593Smuzhiyun		 * and Y[11:4] across 16bits in the same cycle
68*4882a593Smuzhiyun		 * which we map to VP[15:08]<->CSI_DATA[19:12]
69*4882a593Smuzhiyun		 */
70*4882a593Smuzhiyun		nxp,vidout-portcfg =
71*4882a593Smuzhiyun			/*G_Y_11_8<->VP[15:12]<->CSI_DATA[19:16]*/
72*4882a593Smuzhiyun			< TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >,
73*4882a593Smuzhiyun			/*G_Y_7_4<->VP[11:08]<->CSI_DATA[15:12]*/
74*4882a593Smuzhiyun			< TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >,
75*4882a593Smuzhiyun			/*R_CR_CBCR_11_8<->VP[07:04]<->CSI_DATA[11:08]*/
76*4882a593Smuzhiyun			< TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >,
77*4882a593Smuzhiyun			/*R_CR_CBCR_7_4<->VP[03:00]<->CSI_DATA[07:04]*/
78*4882a593Smuzhiyun			< TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun		port {
81*4882a593Smuzhiyun			tda1997x_to_ipu1_csi0_mux: endpoint {
82*4882a593Smuzhiyun				remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
83*4882a593Smuzhiyun				bus-width = <16>;
84*4882a593Smuzhiyun				hsync-active = <1>;
85*4882a593Smuzhiyun				vsync-active = <1>;
86*4882a593Smuzhiyun				data-active = <1>;
87*4882a593Smuzhiyun			};
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun	};
90*4882a593Smuzhiyun};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun&ipu1_csi0_from_ipu1_csi0_mux {
93*4882a593Smuzhiyun	bus-width = <16>;
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&ipu1_csi0_mux_from_parallel_sensor {
97*4882a593Smuzhiyun	remote-endpoint = <&tda1997x_to_ipu1_csi0_mux>;
98*4882a593Smuzhiyun	bus-width = <16>;
99*4882a593Smuzhiyun};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun&ipu1_csi0 {
102*4882a593Smuzhiyun	pinctrl-names = "default";
103*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ipu1_csi0>;
104*4882a593Smuzhiyun};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun&ipu2_csi1_from_ipu2_csi1_mux {
107*4882a593Smuzhiyun	bus-width = <8>;
108*4882a593Smuzhiyun};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun&ipu2_csi1_mux_from_parallel_sensor {
111*4882a593Smuzhiyun	remote-endpoint = <&adv7180_to_ipu2_csi1_mux>;
112*4882a593Smuzhiyun	bus-width = <8>;
113*4882a593Smuzhiyun};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun&ipu2_csi1 {
116*4882a593Smuzhiyun	pinctrl-names = "default";
117*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ipu2_csi1>;
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&sata {
121*4882a593Smuzhiyun	status = "okay";
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&iomuxc {
125*4882a593Smuzhiyun	pinctrl_adv7180: adv7180grp {
126*4882a593Smuzhiyun		fsl,pins = <
127*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D30__GPIO3_IO30          0x0001b0b0
128*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D31__GPIO3_IO31          0x4001b0b0
129*4882a593Smuzhiyun		>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	pinctrl_ipu1_csi0: ipu1_csi0grp {
133*4882a593Smuzhiyun		fsl,pins = <
134*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04		0x1b0b0
135*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05		0x1b0b0
136*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06		0x1b0b0
137*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07		0x1b0b0
138*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08		0x1b0b0
139*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09		0x1b0b0
140*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10		0x1b0b0
141*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11		0x1b0b0
142*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12		0x1b0b0
143*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13		0x1b0b0
144*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14		0x1b0b0
145*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15		0x1b0b0
146*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16		0x1b0b0
147*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17		0x1b0b0
148*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18		0x1b0b0
149*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19		0x1b0b0
150*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC		0x1b0b0
151*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK	0x1b0b0
152*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC		0x1b0b0
153*4882a593Smuzhiyun		>;
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun	pinctrl_ipu2_csi1: ipu2_csi1grp {
157*4882a593Smuzhiyun		fsl,pins = <
158*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB2__IPU2_CSI1_DATA19    0x1b0b0
159*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D16__IPU2_CSI1_DATA18    0x1b0b0
160*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__IPU2_CSI1_DATA17    0x1b0b0
161*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D19__IPU2_CSI1_DATA16    0x1b0b0
162*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D20__IPU2_CSI1_DATA15    0x1b0b0
163*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D26__IPU2_CSI1_DATA14    0x1b0b0
164*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D27__IPU2_CSI1_DATA13    0x1b0b0
165*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A17__IPU2_CSI1_DATA12    0x1b0b0
166*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D29__IPU2_CSI1_VSYNC     0x1b0b0
167*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB3__IPU2_CSI1_HSYNC     0x1b0b0
168*4882a593Smuzhiyun			MX6QDL_PAD_EIM_A16__IPU2_CSI1_PIXCLK    0x1b0b0
169*4882a593Smuzhiyun		>;
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	pinctrl_tda1997x: tda1997xgrp {
173*4882a593Smuzhiyun		fsl,pins = <
174*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_7__GPIO1_IO07	0x1b0b0
175*4882a593Smuzhiyun		>;
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun};
178