1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2015 Timesys Corporation. 3*4882a593Smuzhiyun * Copyright 2015 General Electric Company 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 8*4882a593Smuzhiyun * whole. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License 12*4882a593Smuzhiyun * version 2 as published by the Free Software Foundation. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include "imx6q-ba16.dtsi" 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun/ { 46*4882a593Smuzhiyun mclk: clock-mclk { 47*4882a593Smuzhiyun compatible = "fixed-clock"; 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun clock-frequency = <22000000>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun gpio-poweroff { 53*4882a593Smuzhiyun compatible = "gpio-poweroff"; 54*4882a593Smuzhiyun gpios = <&gpio4 11 GPIO_ACTIVE_LOW>; 55*4882a593Smuzhiyun status = "okay"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun reg_wl18xx_vmmc: regulator-wl18xx { 59*4882a593Smuzhiyun compatible = "regulator-fixed"; 60*4882a593Smuzhiyun regulator-name = "vwl1807"; 61*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 62*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 63*4882a593Smuzhiyun gpio = <&pca9539 3 GPIO_ACTIVE_HIGH>; 64*4882a593Smuzhiyun startup-delay-us = <70000>; 65*4882a593Smuzhiyun enable-active-high; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun reg_wlan: regulator-wlan { 69*4882a593Smuzhiyun compatible = "regulator-fixed"; 70*4882a593Smuzhiyun regulator-name = "3P3V_wlan"; 71*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 72*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 73*4882a593Smuzhiyun regulator-always-on; 74*4882a593Smuzhiyun regulator-boot-on; 75*4882a593Smuzhiyun gpio = <&gpio6 14 GPIO_ACTIVE_HIGH>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun sound { 79*4882a593Smuzhiyun compatible = "fsl,imx6q-ba16-sgtl5000", 80*4882a593Smuzhiyun "fsl,imx-audio-sgtl5000"; 81*4882a593Smuzhiyun model = "imx6q-ba16-sgtl5000"; 82*4882a593Smuzhiyun ssi-controller = <&ssi1>; 83*4882a593Smuzhiyun audio-codec = <&sgtl5000>; 84*4882a593Smuzhiyun audio-routing = 85*4882a593Smuzhiyun "MIC_IN", "Mic Jack", 86*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 87*4882a593Smuzhiyun "LINE_IN", "Line In Jack", 88*4882a593Smuzhiyun "Headphone Jack", "HP_OUT"; 89*4882a593Smuzhiyun mux-int-port = <1>; 90*4882a593Smuzhiyun mux-ext-port = <4>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun aliases { 94*4882a593Smuzhiyun mdio-gpio0 = &mdio0; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun mdio0: mdio-gpio { 98*4882a593Smuzhiyun compatible = "virtual,mdio-gpio"; 99*4882a593Smuzhiyun gpios = <&gpio2 5 GPIO_ACTIVE_HIGH>, /* mdc */ 100*4882a593Smuzhiyun <&gpio2 7 GPIO_ACTIVE_HIGH>; /* mdio */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #address-cells = <1>; 103*4882a593Smuzhiyun #size-cells = <0>; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun switch: switch@0 { 106*4882a593Smuzhiyun compatible = "marvell,mv88e6085"; /* 88e6240*/ 107*4882a593Smuzhiyun reg = <0>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 110*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_LOW>; 111*4882a593Smuzhiyun interrupt-controller; 112*4882a593Smuzhiyun #interrupt-cells = <2>; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun switch_ports: ports { 115*4882a593Smuzhiyun #address-cells = <1>; 116*4882a593Smuzhiyun #size-cells = <0>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun mdio { 120*4882a593Smuzhiyun #address-cells = <1>; 121*4882a593Smuzhiyun #size-cells = <0>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun switchphy0: switchphy@0 { 124*4882a593Smuzhiyun reg = <0>; 125*4882a593Smuzhiyun interrupt-parent = <&switch>; 126*4882a593Smuzhiyun interrupts = <0 IRQ_TYPE_LEVEL_HIGH>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun switchphy1: switchphy@1 { 130*4882a593Smuzhiyun reg = <1>; 131*4882a593Smuzhiyun interrupt-parent = <&switch>; 132*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun switchphy2: switchphy@2 { 136*4882a593Smuzhiyun reg = <2>; 137*4882a593Smuzhiyun interrupt-parent = <&switch>; 138*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun switchphy3: switchphy@3 { 142*4882a593Smuzhiyun reg = <3>; 143*4882a593Smuzhiyun interrupt-parent = <&switch>; 144*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun switchphy4: switchphy@4 { 148*4882a593Smuzhiyun reg = <4>; 149*4882a593Smuzhiyun interrupt-parent = <&switch>; 150*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun}; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun&ecspi5 { 158*4882a593Smuzhiyun cs-gpios = <&gpio1 17 GPIO_ACTIVE_LOW>; 159*4882a593Smuzhiyun pinctrl-names = "default"; 160*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi5>; 161*4882a593Smuzhiyun status = "okay"; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun m25_eeprom: flash@0 { 164*4882a593Smuzhiyun compatible = "atmel,at25"; 165*4882a593Smuzhiyun spi-max-frequency = <10000000>; 166*4882a593Smuzhiyun size = <0x8000>; 167*4882a593Smuzhiyun pagesize = <64>; 168*4882a593Smuzhiyun reg = <0>; 169*4882a593Smuzhiyun address-width = <16>; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun}; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun&i2c1 { 174*4882a593Smuzhiyun pinctrl-names = "default", "gpio"; 175*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_i2c1_gpio>; 176*4882a593Smuzhiyun sda-gpios = <&gpio5 26 GPIO_ACTIVE_HIGH>; 177*4882a593Smuzhiyun scl-gpios = <&gpio5 27 GPIO_ACTIVE_HIGH>; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun pca9547: mux@70 { 180*4882a593Smuzhiyun compatible = "nxp,pca9547"; 181*4882a593Smuzhiyun reg = <0x70>; 182*4882a593Smuzhiyun #address-cells = <1>; 183*4882a593Smuzhiyun #size-cells = <0>; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun mux1_i2c1: i2c@0 { 186*4882a593Smuzhiyun #address-cells = <1>; 187*4882a593Smuzhiyun #size-cells = <0>; 188*4882a593Smuzhiyun reg = <0x0>; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun ads7830: ads7830@48 { 191*4882a593Smuzhiyun compatible = "ti,ads7830"; 192*4882a593Smuzhiyun reg = <0x48>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun mma8453: mma8453@1c { 196*4882a593Smuzhiyun compatible = "fsl,mma8453"; 197*4882a593Smuzhiyun reg = <0x1c>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun mux1_i2c2: i2c@1 { 202*4882a593Smuzhiyun #address-cells = <1>; 203*4882a593Smuzhiyun #size-cells = <0>; 204*4882a593Smuzhiyun reg = <0x1>; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun eeprom: eeprom@50 { 207*4882a593Smuzhiyun compatible = "atmel,24c08"; 208*4882a593Smuzhiyun reg = <0x50>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun mpl3115: mpl3115@60 { 212*4882a593Smuzhiyun compatible = "fsl,mpl3115"; 213*4882a593Smuzhiyun reg = <0x60>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun mux1_i2c3: i2c@2 { 218*4882a593Smuzhiyun #address-cells = <1>; 219*4882a593Smuzhiyun #size-cells = <0>; 220*4882a593Smuzhiyun reg = <0x2>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun mux1_i2c4: i2c@3 { 224*4882a593Smuzhiyun #address-cells = <1>; 225*4882a593Smuzhiyun #size-cells = <0>; 226*4882a593Smuzhiyun reg = <0x3>; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun sgtl5000: codec@a { 229*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 230*4882a593Smuzhiyun reg = <0x0a>; 231*4882a593Smuzhiyun clocks = <&mclk>; 232*4882a593Smuzhiyun VDDA-supply = <®_1p8v>; 233*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun mux1_i2c5: i2c@4 { 238*4882a593Smuzhiyun #address-cells = <1>; 239*4882a593Smuzhiyun #size-cells = <0>; 240*4882a593Smuzhiyun reg = <0x4>; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pca9539: pca9539@74 { 243*4882a593Smuzhiyun compatible = "nxp,pca9539"; 244*4882a593Smuzhiyun reg = <0x74>; 245*4882a593Smuzhiyun gpio-controller; 246*4882a593Smuzhiyun #gpio-cells = <2>; 247*4882a593Smuzhiyun interrupt-controller; 248*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 249*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_LOW>; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun P12-hog { 252*4882a593Smuzhiyun gpio-hog; 253*4882a593Smuzhiyun gpios = <10 0>; 254*4882a593Smuzhiyun output-low; 255*4882a593Smuzhiyun line-name = "PCA9539-P12"; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun P13-hog { 259*4882a593Smuzhiyun gpio-hog; 260*4882a593Smuzhiyun gpios = <11 0>; 261*4882a593Smuzhiyun output-low; 262*4882a593Smuzhiyun line-name = "PCA9539-P13"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun P14-hog { 266*4882a593Smuzhiyun gpio-hog; 267*4882a593Smuzhiyun gpios = <12 0>; 268*4882a593Smuzhiyun output-low; 269*4882a593Smuzhiyun line-name = "PCA9539-P14"; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun P15-hog { 273*4882a593Smuzhiyun gpio-hog; 274*4882a593Smuzhiyun gpios = <13 0>; 275*4882a593Smuzhiyun output-low; 276*4882a593Smuzhiyun line-name = "PCA9539-P15"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun P16-hog { 280*4882a593Smuzhiyun gpio-hog; 281*4882a593Smuzhiyun gpios = <14 0>; 282*4882a593Smuzhiyun output-low; 283*4882a593Smuzhiyun line-name = "PCA9539-P16"; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun P17-hog { 287*4882a593Smuzhiyun gpio-hog; 288*4882a593Smuzhiyun gpios = <15 0>; 289*4882a593Smuzhiyun output-low; 290*4882a593Smuzhiyun line-name = "PCA9539-P17"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun mux1_i2c6: i2c@5 { 296*4882a593Smuzhiyun #address-cells = <1>; 297*4882a593Smuzhiyun #size-cells = <0>; 298*4882a593Smuzhiyun reg = <0x5>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun mux1_i2c7: i2c@6 { 302*4882a593Smuzhiyun #address-cells = <1>; 303*4882a593Smuzhiyun #size-cells = <0>; 304*4882a593Smuzhiyun reg = <0x6>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun mux1_i2c8: i2c@7 { 308*4882a593Smuzhiyun #address-cells = <1>; 309*4882a593Smuzhiyun #size-cells = <0>; 310*4882a593Smuzhiyun reg = <0x7>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun}; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun&i2c2 { 316*4882a593Smuzhiyun pinctrl-names = "default", "gpio"; 317*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_i2c2_gpio>; 318*4882a593Smuzhiyun sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>; 319*4882a593Smuzhiyun scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>; 320*4882a593Smuzhiyun}; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun&i2c3 { 323*4882a593Smuzhiyun pinctrl-names = "default", "gpio"; 324*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_i2c3_gpio>; 325*4882a593Smuzhiyun sda-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>; 326*4882a593Smuzhiyun scl-gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>; 327*4882a593Smuzhiyun}; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun&iomuxc { 330*4882a593Smuzhiyun pinctrl_i2c1_gpio: i2c1gpiogrp { 331*4882a593Smuzhiyun fsl,pins = < 332*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT8__GPIO5_IO26 0x1b0b0 333*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT9__GPIO5_IO27 0x1b0b0 334*4882a593Smuzhiyun >; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun pinctrl_i2c2_gpio: i2c2gpiogrp { 338*4882a593Smuzhiyun fsl,pins = < 339*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x1b0b0 340*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x1b0b0 341*4882a593Smuzhiyun >; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun pinctrl_i2c3_gpio: i2c3gpiogrp { 345*4882a593Smuzhiyun fsl,pins = < 346*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0 347*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 348*4882a593Smuzhiyun >; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun}; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun&pmu { 353*4882a593Smuzhiyun secure-reg-access; 354*4882a593Smuzhiyun}; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun&usdhc2 { 357*4882a593Smuzhiyun status = "disabled"; 358*4882a593Smuzhiyun}; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun&usdhc4 { 361*4882a593Smuzhiyun pinctrl-names = "default"; 362*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc4>; 363*4882a593Smuzhiyun bus-width = <4>; 364*4882a593Smuzhiyun vmmc-supply = <®_wl18xx_vmmc>; 365*4882a593Smuzhiyun no-1-8-v; 366*4882a593Smuzhiyun non-removable; 367*4882a593Smuzhiyun wakeup-source; 368*4882a593Smuzhiyun keep-power-in-suspend; 369*4882a593Smuzhiyun cap-power-off-card; 370*4882a593Smuzhiyun max-frequency = <25000000>; 371*4882a593Smuzhiyun #address-cells = <1>; 372*4882a593Smuzhiyun #size-cells = <0>; 373*4882a593Smuzhiyun status = "okay"; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun wlcore: wlcore@2 { 376*4882a593Smuzhiyun compatible = "ti,wl1837"; 377*4882a593Smuzhiyun reg = <2>; 378*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 379*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH>; 380*4882a593Smuzhiyun tcxo-clock-frequency = <26000000>; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun}; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun&pcie { 385*4882a593Smuzhiyun /* Synopsys, Inc. Device */ 386*4882a593Smuzhiyun pci_root: root@0,0 { 387*4882a593Smuzhiyun compatible = "pci16c3,abcd"; 388*4882a593Smuzhiyun reg = <0x00000000 0 0 0 0>; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #address-cells = <3>; 391*4882a593Smuzhiyun #size-cells = <2>; 392*4882a593Smuzhiyun #interrupt-cells = <1>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun}; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun&clks { 397*4882a593Smuzhiyun assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 398*4882a593Smuzhiyun <&clks IMX6QDL_CLK_LDB_DI1_SEL>, 399*4882a593Smuzhiyun <&clks IMX6QDL_CLK_IPU1_DI0_PRE_SEL>, 400*4882a593Smuzhiyun <&clks IMX6QDL_CLK_IPU1_DI1_PRE_SEL>, 401*4882a593Smuzhiyun <&clks IMX6QDL_CLK_IPU2_DI0_PRE_SEL>, 402*4882a593Smuzhiyun <&clks IMX6QDL_CLK_IPU2_DI1_PRE_SEL>; 403*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>, 404*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>, 405*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL2_PFD0_352M>, 406*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL2_PFD0_352M>, 407*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL2_PFD0_352M>, 408*4882a593Smuzhiyun <&clks IMX6QDL_CLK_PLL2_PFD0_352M>; 409*4882a593Smuzhiyun}; 410