1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2016 Eckelmann AG. 4*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include "imx6dl.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun model = "Eckelmann CI 4X10 Board"; 15*4882a593Smuzhiyun compatible = "eckelmann,imx6dl-ci4x10", "fsl,imx6dl"; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun chosen { 18*4882a593Smuzhiyun stdout-path = &uart3; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun memory@10000000 { 22*4882a593Smuzhiyun device_type = "memory"; 23*4882a593Smuzhiyun reg = <0x10000000 0x40000000>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun rmii_clk: clock-rmii { 27*4882a593Smuzhiyun /* This clock is provided by the phy (KSZ8091RNB) */ 28*4882a593Smuzhiyun compatible = "fixed-clock"; 29*4882a593Smuzhiyun #clock-cells = <0>; 30*4882a593Smuzhiyun clock-frequency = <50000000>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun reg_usb_h1_vbus: regulator-usb-h1-vbus { 34*4882a593Smuzhiyun pinctrl-names = "default"; 35*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usb_h1_vbus>; 36*4882a593Smuzhiyun compatible = "regulator-fixed"; 37*4882a593Smuzhiyun regulator-name = "usb_h1_vbus"; 38*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 39*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 40*4882a593Smuzhiyun gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 41*4882a593Smuzhiyun enable-active-high; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun siox { 45*4882a593Smuzhiyun compatible = "eckelmann,siox-gpio"; 46*4882a593Smuzhiyun pinctrl-names = "default"; 47*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_siox>; 48*4882a593Smuzhiyun din-gpios = <&gpio6 11 GPIO_ACTIVE_HIGH>; 49*4882a593Smuzhiyun dout-gpios = <&gpio6 8 GPIO_ACTIVE_HIGH>; 50*4882a593Smuzhiyun dclk-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; 51*4882a593Smuzhiyun dld-gpios = <&gpio6 10 GPIO_ACTIVE_HIGH>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun}; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun&can1 { 56*4882a593Smuzhiyun pinctrl-names = "default"; 57*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 58*4882a593Smuzhiyun status = "okay"; 59*4882a593Smuzhiyun}; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun&can2 { 62*4882a593Smuzhiyun pinctrl-names = "default"; 63*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan2>; 64*4882a593Smuzhiyun status = "okay"; 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&ecspi2 { 68*4882a593Smuzhiyun pinctrl-names = "default"; 69*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi2>; 70*4882a593Smuzhiyun cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>; 71*4882a593Smuzhiyun status = "okay"; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun flash@0 { 74*4882a593Smuzhiyun compatible = "everspin,mr25h256"; 75*4882a593Smuzhiyun reg = <0>; 76*4882a593Smuzhiyun spi-max-frequency = <15000000>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun}; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun&ecspi1 { 81*4882a593Smuzhiyun pinctrl-names = "default"; 82*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi1>; 83*4882a593Smuzhiyun cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>; 84*4882a593Smuzhiyun status = "okay"; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun tpm@0 { 87*4882a593Smuzhiyun compatible = "infineon,slb9670", "tcg,tpm_tis-spi"; 88*4882a593Smuzhiyun reg = <0>; 89*4882a593Smuzhiyun spi-max-frequency = <10000000>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun}; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun&gpio2 { 94*4882a593Smuzhiyun gpio-line-names = "buzzer", "", "", "", "", "", "", "", 95*4882a593Smuzhiyun "", "", "", "", "", "", "", "", 96*4882a593Smuzhiyun "", "", "", "", "", "", "", "", 97*4882a593Smuzhiyun "", "", "", "", "", "", "", ""; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun&gpio4 { 101*4882a593Smuzhiyun gpio-line-names = "", "", "", "", "", "", "", "in2", 102*4882a593Smuzhiyun "prio2", "prio1", "aux", "", "", "", "", "", 103*4882a593Smuzhiyun "", "", "", "", "", "", "", "", 104*4882a593Smuzhiyun "", "", "", "", "", "", "", ""; 105*4882a593Smuzhiyun}; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun&gpio6 { 108*4882a593Smuzhiyun gpio-line-names = "", "", "", "", "", "", "", "", 109*4882a593Smuzhiyun "", "", "", "", "", "", "", "in1", 110*4882a593Smuzhiyun "", "", "", "", "", "", "", "", 111*4882a593Smuzhiyun "", "", "", "", "", "", "", ""; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&i2c1 { 115*4882a593Smuzhiyun pinctrl-names = "default"; 116*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 117*4882a593Smuzhiyun status = "okay"; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun temperature-sensor@49 { 120*4882a593Smuzhiyun compatible = "ad,ad7414"; 121*4882a593Smuzhiyun reg = <0x49>; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun rtc@51 { 125*4882a593Smuzhiyun compatible = "nxp,pcf2127"; 126*4882a593Smuzhiyun reg = <0x51>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun}; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun&iomuxc { 131*4882a593Smuzhiyun pinctrl-names = "default"; 132*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun pinctrl_hog: hog { 135*4882a593Smuzhiyun fsl,pins = < 136*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x00000018 /* buzzer */ 137*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x00000018 /* OUT_1 */ 138*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x00000018 /* OUT_2 */ 139*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x00000018 /* OUT_3 */ 140*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x00000000 /* In1 */ 141*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x00000000 /* In2 */ 142*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x00000018 /* unused watchdog pin */ 143*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x00000018 /* unused watchdog pin */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun >; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun pinctrl_ecspi1: ecspi1grp { 149*4882a593Smuzhiyun fsl,pins = < 150*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT4__ECSPI1_SCLK 0x000100a0 151*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT5__ECSPI1_MOSI 0x000100a0 152*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT6__ECSPI1_MISO 0x000100a0 153*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT7__GPIO5_IO25 0x000100a0 154*4882a593Smuzhiyun >; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun pinctrl_ecspi2: ecspi2grp { 158*4882a593Smuzhiyun fsl,pins = < 159*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x000100b1 160*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x000100b1 161*4882a593Smuzhiyun MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x000100b1 162*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000100b1 163*4882a593Smuzhiyun >; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun pinctrl_enet: enetgrp { 167*4882a593Smuzhiyun fsl,pins = < 168*4882a593Smuzhiyun MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 169*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x0001b098 170*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x0001b098 171*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x0001b098 172*4882a593Smuzhiyun MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x0001b098 173*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x0001b098 174*4882a593Smuzhiyun MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x0001b0b0 175*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x0001b0b0 176*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x0001b0b0 177*4882a593Smuzhiyun MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x0001b0b0 178*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x00000018 179*4882a593Smuzhiyun >; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 183*4882a593Smuzhiyun fsl,pins = < 184*4882a593Smuzhiyun MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x0001b020 185*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x0001b0b0 186*4882a593Smuzhiyun >; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun pinctrl_flexcan2: flexcan2grp { 190*4882a593Smuzhiyun fsl,pins = < 191*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x0001b020 192*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x0001b0b0 193*4882a593Smuzhiyun >; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 197*4882a593Smuzhiyun fsl,pins = < 198*4882a593Smuzhiyun /* without SION i2c doesn't detect bus busy */ 199*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b820 200*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b820 201*4882a593Smuzhiyun >; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun pinctrl_pcie: pciegrp { 205*4882a593Smuzhiyun fsl,pins = < 206*4882a593Smuzhiyun MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x00000018 207*4882a593Smuzhiyun >; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun pinctrl_reg_usb_h1_vbus: reg_usb_h1_vbusgrp { 211*4882a593Smuzhiyun fsl,pins = < 212*4882a593Smuzhiyun MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x0001b0b0 213*4882a593Smuzhiyun >; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun pinctrl_siox: sioxgrp { 217*4882a593Smuzhiyun fsl,pins = < 218*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x0001b010 /* DIN */ 219*4882a593Smuzhiyun MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x0001b010 /* DOUT */ 220*4882a593Smuzhiyun MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0001b010 /* DCLK */ 221*4882a593Smuzhiyun MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x0001b010 /* DLD */ 222*4882a593Smuzhiyun >; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun pinctrl_uart1_dte: uart1grp { 226*4882a593Smuzhiyun fsl,pins = < 227*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x0001b010 228*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x0001b010 229*4882a593Smuzhiyun MX6QDL_PAD_EIM_D19__UART1_RTS_B 0x0001b010 230*4882a593Smuzhiyun MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x0001b010 231*4882a593Smuzhiyun MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x0001b010 /* DCD */ 232*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x0001b010 /* DTR */ 233*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__GPIO3_IO25 0x0001b010 /* DSR */ 234*4882a593Smuzhiyun >; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun pinctrl_uart2_dte: uart2grp { 238*4882a593Smuzhiyun fsl,pins = < 239*4882a593Smuzhiyun MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x0001b010 240*4882a593Smuzhiyun MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x0001b010 241*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__UART2_RTS_B 0x0001b010 242*4882a593Smuzhiyun MX6QDL_PAD_EIM_D29__UART2_CTS_B 0x0001b010 243*4882a593Smuzhiyun MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x0001b010 /* DCD */ 244*4882a593Smuzhiyun MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b010 /* DTR */ 245*4882a593Smuzhiyun MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x0001b010 /* DSR */ 246*4882a593Smuzhiyun >; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun pinctrl_uart3_dce: uart3grp { 250*4882a593Smuzhiyun fsl,pins = < 251*4882a593Smuzhiyun MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x0001b010 252*4882a593Smuzhiyun MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x0001b010 253*4882a593Smuzhiyun >; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun pinctrl_uart4_dce: uart4grp { 257*4882a593Smuzhiyun fsl,pins = < 258*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x0001b010 259*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x0001b010 260*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x0001b010 261*4882a593Smuzhiyun >; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun pinctrl_uart5_dce: uart5grp { 265*4882a593Smuzhiyun fsl,pins = < 266*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x0001b010 267*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x0001b010 268*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x0001b010 /* RTS */ 269*4882a593Smuzhiyun >; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun pinctrl_usbh1: usbh1grp { 273*4882a593Smuzhiyun fsl,pins = < 274*4882a593Smuzhiyun MX6QDL_PAD_EIM_D30__USB_H1_OC 0x0001b0b0 275*4882a593Smuzhiyun >; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 279*4882a593Smuzhiyun fsl,pins = < 280*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x00017059 281*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x00010059 282*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x00017059 283*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x00017059 284*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x00017059 285*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x00017059 286*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x00017059 287*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x00017059 288*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x00017059 289*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x00017059 290*4882a593Smuzhiyun >; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun}; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun&fec { 295*4882a593Smuzhiyun pinctrl-names = "default"; 296*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 297*4882a593Smuzhiyun phy-mode = "rmii"; 298*4882a593Smuzhiyun phy-reset-gpios = <&gpio1 18 GPIO_ACTIVE_LOW>; 299*4882a593Smuzhiyun phy-handle = <&phy>; 300*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_ENET>, 301*4882a593Smuzhiyun <&clks IMX6QDL_CLK_ENET>, 302*4882a593Smuzhiyun <&rmii_clk>, 303*4882a593Smuzhiyun <&clks IMX6QDL_CLK_ENET_REF>; 304*4882a593Smuzhiyun clock-names = "ipg", "ahb", "ptp", "enet_out"; 305*4882a593Smuzhiyun status = "okay"; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun mdio { 308*4882a593Smuzhiyun #address-cells = <1>; 309*4882a593Smuzhiyun #size-cells = <0>; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun phy: ethernet-phy@1 { 312*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 313*4882a593Smuzhiyun reg = <1>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun}; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun&pcie { 319*4882a593Smuzhiyun pinctrl-names = "default"; 320*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie>; 321*4882a593Smuzhiyun reset-gpio = <&gpio1 20 GPIO_ACTIVE_LOW>; 322*4882a593Smuzhiyun status = "okay"; 323*4882a593Smuzhiyun}; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun&uart1 { 326*4882a593Smuzhiyun pinctrl-names = "default"; 327*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1_dte>; 328*4882a593Smuzhiyun uart-has-rtscts; 329*4882a593Smuzhiyun fsl,dte-mode; 330*4882a593Smuzhiyun dcd-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 331*4882a593Smuzhiyun dtr-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>; 332*4882a593Smuzhiyun dsr-gpios = <&gpio3 25 GPIO_ACTIVE_LOW>; 333*4882a593Smuzhiyun status = "okay"; 334*4882a593Smuzhiyun}; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun&uart2 { 337*4882a593Smuzhiyun pinctrl-names = "default"; 338*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2_dte>; 339*4882a593Smuzhiyun uart-has-rtscts; 340*4882a593Smuzhiyun fsl,dte-mode; 341*4882a593Smuzhiyun dcd-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>; 342*4882a593Smuzhiyun dtr-gpios = <&gpio7 13 GPIO_ACTIVE_LOW>; 343*4882a593Smuzhiyun dsr-gpios = <&gpio6 16 GPIO_ACTIVE_LOW>; 344*4882a593Smuzhiyun status = "okay"; 345*4882a593Smuzhiyun}; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun&uart3 { 348*4882a593Smuzhiyun pinctrl-names = "default"; 349*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3_dce>; 350*4882a593Smuzhiyun status = "okay"; 351*4882a593Smuzhiyun}; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun&uart4 { 354*4882a593Smuzhiyun pinctrl-names = "default"; 355*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart4_dce>; 356*4882a593Smuzhiyun rts-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>; 357*4882a593Smuzhiyun status = "okay"; 358*4882a593Smuzhiyun}; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun&uart5 { 361*4882a593Smuzhiyun pinctrl-names = "default"; 362*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5_dce>; 363*4882a593Smuzhiyun rts-gpios = <&gpio6 5 GPIO_ACTIVE_HIGH>; 364*4882a593Smuzhiyun status = "okay"; 365*4882a593Smuzhiyun}; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun&usbh1 { 368*4882a593Smuzhiyun pinctrl-names = "default"; 369*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbh1>; 370*4882a593Smuzhiyun vbus-supply = <®_usb_h1_vbus>; 371*4882a593Smuzhiyun status = "okay"; 372*4882a593Smuzhiyun}; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun&usbotg { 375*4882a593Smuzhiyun dr_mode = "peripheral"; 376*4882a593Smuzhiyun status = "okay"; 377*4882a593Smuzhiyun}; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun&usdhc3 { 380*4882a593Smuzhiyun pinctrl-names = "default"; 381*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 382*4882a593Smuzhiyun bus-width = <8>; 383*4882a593Smuzhiyun non-removable; 384*4882a593Smuzhiyun status = "okay"; 385*4882a593Smuzhiyun}; 386