xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2013 Eukréa Electromatique <denis@eukrea.com>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include "imx51.dtsi"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/ {
9*4882a593Smuzhiyun	model = "Eukrea CPUIMX51";
10*4882a593Smuzhiyun	compatible = "eukrea,cpuimx51", "fsl,imx51";
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	memory@90000000 {
13*4882a593Smuzhiyun		device_type = "memory";
14*4882a593Smuzhiyun		reg = <0x90000000 0x10000000>; /* 256M */
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun};
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun&fec {
19*4882a593Smuzhiyun	pinctrl-names = "default";
20*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_fec>;
21*4882a593Smuzhiyun	status = "okay";
22*4882a593Smuzhiyun};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun&i2c1 {
25*4882a593Smuzhiyun	pinctrl-names = "default";
26*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
27*4882a593Smuzhiyun	status = "okay";
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	pcf8563@51 {
30*4882a593Smuzhiyun		compatible = "nxp,pcf8563";
31*4882a593Smuzhiyun		reg = <0x51>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	tsc2007: tsc2007@49 {
35*4882a593Smuzhiyun		compatible = "ti,tsc2007";
36*4882a593Smuzhiyun		gpios = <&gpio4 0 1>;
37*4882a593Smuzhiyun		interrupt-parent = <&gpio4>;
38*4882a593Smuzhiyun		interrupts = <0x0 0x8>;
39*4882a593Smuzhiyun		pinctrl-names = "default";
40*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_tsc2007_1>;
41*4882a593Smuzhiyun		reg = <0x49>;
42*4882a593Smuzhiyun		ti,x-plate-ohms = <180>;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun&iomuxc {
47*4882a593Smuzhiyun	imx51-eukrea {
48*4882a593Smuzhiyun		pinctrl_tsc2007_1: tsc2007grp-1 {
49*4882a593Smuzhiyun			fsl,pins = <
50*4882a593Smuzhiyun				MX51_PAD_GPIO_NAND__GPIO_NAND 0x1f5
51*4882a593Smuzhiyun				MX51_PAD_NANDF_D8__GPIO4_0 0x1f5
52*4882a593Smuzhiyun			>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		pinctrl_fec: fecgrp {
56*4882a593Smuzhiyun			fsl,pins = <
57*4882a593Smuzhiyun				MX51_PAD_DI_GP3__FEC_TX_ER		0x80000000
58*4882a593Smuzhiyun				MX51_PAD_DI2_PIN4__FEC_CRS		0x80000000
59*4882a593Smuzhiyun				MX51_PAD_DI2_PIN2__FEC_MDC		0x80000000
60*4882a593Smuzhiyun				MX51_PAD_DI2_PIN3__FEC_MDIO		0x80000000
61*4882a593Smuzhiyun				MX51_PAD_DI2_DISP_CLK__FEC_RDATA1	0x80000000
62*4882a593Smuzhiyun				MX51_PAD_DI_GP4__FEC_RDATA2		0x80000000
63*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT0__FEC_RDATA3		0x80000000
64*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT1__FEC_RX_ER		0x80000000
65*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT6__FEC_TDATA1		0x80000000
66*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT7__FEC_TDATA2		0x80000000
67*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT8__FEC_TDATA3		0x80000000
68*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT9__FEC_TX_EN		0x80000000
69*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT10__FEC_COL		0x80000000
70*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT11__FEC_RX_CLK	0x80000000
71*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT12__FEC_RX_DV		0x80000000
72*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT13__FEC_TX_CLK	0x80000000
73*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT14__FEC_RDATA0	0x80000000
74*4882a593Smuzhiyun				MX51_PAD_DISP2_DAT15__FEC_TDATA0	0x80000000
75*4882a593Smuzhiyun			>;
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		pinctrl_i2c1: i2c1grp {
79*4882a593Smuzhiyun			fsl,pins = <
80*4882a593Smuzhiyun				MX51_PAD_SD2_CMD__I2C1_SCL		0x400001ed
81*4882a593Smuzhiyun				MX51_PAD_SD2_CLK__I2C1_SDA		0x400001ed
82*4882a593Smuzhiyun			>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&nfc {
88*4882a593Smuzhiyun	nand-bus-width = <8>;
89*4882a593Smuzhiyun	nand-ecc-mode = "hw";
90*4882a593Smuzhiyun	nand-on-flash-bbt;
91*4882a593Smuzhiyun	status = "okay";
92*4882a593Smuzhiyun};
93