xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/imx1-ads.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun#include "imx1.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "Freescale MX1 ADS";
11*4882a593Smuzhiyun	compatible = "fsl,imx1ads", "fsl,imx1";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	chosen {
14*4882a593Smuzhiyun		stdout-path = &uart1;
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	memory@8000000 {
18*4882a593Smuzhiyun		device_type = "memory";
19*4882a593Smuzhiyun		reg = <0x08000000 0x04000000>;
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun&cspi1 {
24*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_cspi1>;
25*4882a593Smuzhiyun	cs-gpios = <&gpio3 15 GPIO_ACTIVE_LOW>;
26*4882a593Smuzhiyun	status = "okay";
27*4882a593Smuzhiyun};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun&i2c {
30*4882a593Smuzhiyun	pinctrl-names = "default";
31*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c>;
32*4882a593Smuzhiyun	status = "okay";
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	extgpio0: pcf8575@22 {
35*4882a593Smuzhiyun		compatible = "nxp,pcf8575";
36*4882a593Smuzhiyun		reg = <0x22>;
37*4882a593Smuzhiyun		gpio-controller;
38*4882a593Smuzhiyun		#gpio-cells = <2>;
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	extgpio1: pcf8575@24 {
42*4882a593Smuzhiyun		compatible = "nxp,pcf8575";
43*4882a593Smuzhiyun		reg = <0x24>;
44*4882a593Smuzhiyun		gpio-controller;
45*4882a593Smuzhiyun		#gpio-cells = <2>;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun&uart1 {
50*4882a593Smuzhiyun	pinctrl-names = "default";
51*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
52*4882a593Smuzhiyun	uart-has-rtscts;
53*4882a593Smuzhiyun	status = "okay";
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&uart2 {
57*4882a593Smuzhiyun	pinctrl-names = "default";
58*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
59*4882a593Smuzhiyun	uart-has-rtscts;
60*4882a593Smuzhiyun	status = "okay";
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&weim {
64*4882a593Smuzhiyun	pinctrl-names = "default";
65*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_weim>;
66*4882a593Smuzhiyun	status = "okay";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	nor: nor@0,0 {
69*4882a593Smuzhiyun		compatible = "cfi-flash";
70*4882a593Smuzhiyun		reg = <0 0x00000000 0x02000000>;
71*4882a593Smuzhiyun		bank-width = <4>;
72*4882a593Smuzhiyun		fsl,weim-cs-timing = <0x00003e00 0x00000801>;
73*4882a593Smuzhiyun		#address-cells = <1>;
74*4882a593Smuzhiyun		#size-cells = <1>;
75*4882a593Smuzhiyun	};
76*4882a593Smuzhiyun};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun&iomuxc {
79*4882a593Smuzhiyun	imx1-ads {
80*4882a593Smuzhiyun		pinctrl_cspi1: cspi1grp {
81*4882a593Smuzhiyun			fsl,pins = <
82*4882a593Smuzhiyun				MX1_PAD_SPI1_MISO__SPI1_MISO	0x0
83*4882a593Smuzhiyun				MX1_PAD_SPI1_MOSI__SPI1_MOSI	0x0
84*4882a593Smuzhiyun				MX1_PAD_SPI1_RDY__SPI1_RDY	0x0
85*4882a593Smuzhiyun				MX1_PAD_SPI1_SCLK__SPI1_SCLK	0x0
86*4882a593Smuzhiyun				MX1_PAD_SPI1_SS__GPIO3_15	0x0
87*4882a593Smuzhiyun			>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		pinctrl_i2c: i2cgrp {
91*4882a593Smuzhiyun			fsl,pins = <
92*4882a593Smuzhiyun				MX1_PAD_I2C_SCL__I2C_SCL	0x0
93*4882a593Smuzhiyun				MX1_PAD_I2C_SDA__I2C_SDA	0x0
94*4882a593Smuzhiyun			>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		pinctrl_uart1: uart1grp {
98*4882a593Smuzhiyun			fsl,pins = <
99*4882a593Smuzhiyun				MX1_PAD_UART1_TXD__UART1_TXD	0x0
100*4882a593Smuzhiyun				MX1_PAD_UART1_RXD__UART1_RXD	0x0
101*4882a593Smuzhiyun				MX1_PAD_UART1_CTS__UART1_CTS	0x0
102*4882a593Smuzhiyun				MX1_PAD_UART1_RTS__UART1_RTS	0x0
103*4882a593Smuzhiyun			>;
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun		pinctrl_uart2: uart2grp {
107*4882a593Smuzhiyun			fsl,pins = <
108*4882a593Smuzhiyun				MX1_PAD_UART2_TXD__UART2_TXD	0x0
109*4882a593Smuzhiyun				MX1_PAD_UART2_RXD__UART2_RXD	0x0
110*4882a593Smuzhiyun				MX1_PAD_UART2_CTS__UART2_CTS	0x0
111*4882a593Smuzhiyun				MX1_PAD_UART2_RTS__UART2_RTS	0x0
112*4882a593Smuzhiyun			>;
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		pinctrl_weim: weimgrp {
116*4882a593Smuzhiyun			fsl,pins = <
117*4882a593Smuzhiyun				MX1_PAD_A0__A0			0x0
118*4882a593Smuzhiyun				MX1_PAD_A16__A16		0x0
119*4882a593Smuzhiyun				MX1_PAD_A17__A17		0x0
120*4882a593Smuzhiyun				MX1_PAD_A18__A18		0x0
121*4882a593Smuzhiyun				MX1_PAD_A19__A19		0x0
122*4882a593Smuzhiyun				MX1_PAD_A20__A20		0x0
123*4882a593Smuzhiyun				MX1_PAD_A21__A21		0x0
124*4882a593Smuzhiyun				MX1_PAD_A22__A22		0x0
125*4882a593Smuzhiyun				MX1_PAD_A23__A23		0x0
126*4882a593Smuzhiyun				MX1_PAD_A24__A24		0x0
127*4882a593Smuzhiyun				MX1_PAD_BCLK__BCLK		0x0
128*4882a593Smuzhiyun				MX1_PAD_CS4__CS4		0x0
129*4882a593Smuzhiyun				MX1_PAD_DTACK__DTACK		0x0
130*4882a593Smuzhiyun				MX1_PAD_ECB__ECB		0x0
131*4882a593Smuzhiyun				MX1_PAD_LBA__LBA		0x0
132*4882a593Smuzhiyun			>;
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun};
136