1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Hisilicon Ltd. HiP04 SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013-2014 Hisilicon Ltd. 6*4882a593Smuzhiyun * Copyright (C) 2013-2014 Linaro Ltd. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Author: Haojian Zhuang <haojian.zhuang@linaro.org> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun /* memory bus is 64-bit */ 13*4882a593Smuzhiyun #address-cells = <2>; 14*4882a593Smuzhiyun #size-cells = <2>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun serial0 = &uart0; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun bootwrapper { 21*4882a593Smuzhiyun compatible = "hisilicon,hip04-bootwrapper"; 22*4882a593Smuzhiyun boot-method = <0x10c00000 0x10000>, <0xe0000100 0x1000>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpus { 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun cpu-map { 30*4882a593Smuzhiyun cluster0 { 31*4882a593Smuzhiyun core0 { 32*4882a593Smuzhiyun cpu = <&CPU0>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun core1 { 35*4882a593Smuzhiyun cpu = <&CPU1>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun core2 { 38*4882a593Smuzhiyun cpu = <&CPU2>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun core3 { 41*4882a593Smuzhiyun cpu = <&CPU3>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun cluster1 { 45*4882a593Smuzhiyun core0 { 46*4882a593Smuzhiyun cpu = <&CPU4>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun core1 { 49*4882a593Smuzhiyun cpu = <&CPU5>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun core2 { 52*4882a593Smuzhiyun cpu = <&CPU6>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun core3 { 55*4882a593Smuzhiyun cpu = <&CPU7>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun cluster2 { 59*4882a593Smuzhiyun core0 { 60*4882a593Smuzhiyun cpu = <&CPU8>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun core1 { 63*4882a593Smuzhiyun cpu = <&CPU9>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun core2 { 66*4882a593Smuzhiyun cpu = <&CPU10>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun core3 { 69*4882a593Smuzhiyun cpu = <&CPU11>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun cluster3 { 73*4882a593Smuzhiyun core0 { 74*4882a593Smuzhiyun cpu = <&CPU12>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun core1 { 77*4882a593Smuzhiyun cpu = <&CPU13>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun core2 { 80*4882a593Smuzhiyun cpu = <&CPU14>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun core3 { 83*4882a593Smuzhiyun cpu = <&CPU15>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun CPU0: cpu@0 { 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 90*4882a593Smuzhiyun reg = <0>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun CPU1: cpu@1 { 93*4882a593Smuzhiyun device_type = "cpu"; 94*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 95*4882a593Smuzhiyun reg = <1>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun CPU2: cpu@2 { 98*4882a593Smuzhiyun device_type = "cpu"; 99*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 100*4882a593Smuzhiyun reg = <2>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun CPU3: cpu@3 { 103*4882a593Smuzhiyun device_type = "cpu"; 104*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 105*4882a593Smuzhiyun reg = <3>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun CPU4: cpu@100 { 108*4882a593Smuzhiyun device_type = "cpu"; 109*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 110*4882a593Smuzhiyun reg = <0x100>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun CPU5: cpu@101 { 113*4882a593Smuzhiyun device_type = "cpu"; 114*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 115*4882a593Smuzhiyun reg = <0x101>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun CPU6: cpu@102 { 118*4882a593Smuzhiyun device_type = "cpu"; 119*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 120*4882a593Smuzhiyun reg = <0x102>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun CPU7: cpu@103 { 123*4882a593Smuzhiyun device_type = "cpu"; 124*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 125*4882a593Smuzhiyun reg = <0x103>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun CPU8: cpu@200 { 128*4882a593Smuzhiyun device_type = "cpu"; 129*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 130*4882a593Smuzhiyun reg = <0x200>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun CPU9: cpu@201 { 133*4882a593Smuzhiyun device_type = "cpu"; 134*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 135*4882a593Smuzhiyun reg = <0x201>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun CPU10: cpu@202 { 138*4882a593Smuzhiyun device_type = "cpu"; 139*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 140*4882a593Smuzhiyun reg = <0x202>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun CPU11: cpu@203 { 143*4882a593Smuzhiyun device_type = "cpu"; 144*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 145*4882a593Smuzhiyun reg = <0x203>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun CPU12: cpu@300 { 148*4882a593Smuzhiyun device_type = "cpu"; 149*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 150*4882a593Smuzhiyun reg = <0x300>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun CPU13: cpu@301 { 153*4882a593Smuzhiyun device_type = "cpu"; 154*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 155*4882a593Smuzhiyun reg = <0x301>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun CPU14: cpu@302 { 158*4882a593Smuzhiyun device_type = "cpu"; 159*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 160*4882a593Smuzhiyun reg = <0x302>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun CPU15: cpu@303 { 163*4882a593Smuzhiyun device_type = "cpu"; 164*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 165*4882a593Smuzhiyun reg = <0x303>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun timer { 170*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 171*4882a593Smuzhiyun interrupt-parent = <&gic>; 172*4882a593Smuzhiyun interrupts = <1 13 0xf08>, 173*4882a593Smuzhiyun <1 14 0xf08>, 174*4882a593Smuzhiyun <1 11 0xf08>, 175*4882a593Smuzhiyun <1 10 0xf08>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun clk_50m: clk_50m { 179*4882a593Smuzhiyun #clock-cells = <0>; 180*4882a593Smuzhiyun compatible = "fixed-clock"; 181*4882a593Smuzhiyun clock-frequency = <50000000>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun clk_168m: clk_168m { 185*4882a593Smuzhiyun #clock-cells = <0>; 186*4882a593Smuzhiyun compatible = "fixed-clock"; 187*4882a593Smuzhiyun clock-frequency = <168000000>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun clk_375m: clk_375m { 191*4882a593Smuzhiyun #clock-cells = <0>; 192*4882a593Smuzhiyun compatible = "fixed-clock"; 193*4882a593Smuzhiyun clock-frequency = <375000000>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun soc { 197*4882a593Smuzhiyun /* It's a 32-bit SoC. */ 198*4882a593Smuzhiyun #address-cells = <1>; 199*4882a593Smuzhiyun #size-cells = <1>; 200*4882a593Smuzhiyun compatible = "simple-bus"; 201*4882a593Smuzhiyun interrupt-parent = <&gic>; 202*4882a593Smuzhiyun ranges = <0 0 0xe0000000 0x10000000>; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun gic: interrupt-controller@c01000 { 205*4882a593Smuzhiyun compatible = "hisilicon,hip04-intc"; 206*4882a593Smuzhiyun #interrupt-cells = <3>; 207*4882a593Smuzhiyun #address-cells = <0>; 208*4882a593Smuzhiyun interrupt-controller; 209*4882a593Smuzhiyun interrupts = <1 9 0xf04>; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun reg = <0xc01000 0x1000>, <0xc02000 0x1000>, 212*4882a593Smuzhiyun <0xc04000 0x2000>, <0xc06000 0x2000>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun sysctrl: sysctrl { 216*4882a593Smuzhiyun compatible = "hisilicon,sysctrl", "syscon"; 217*4882a593Smuzhiyun reg = <0x3e00000 0x00100000>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun fabric: fabric { 221*4882a593Smuzhiyun compatible = "hisilicon,hip04-fabric"; 222*4882a593Smuzhiyun reg = <0x302a000 0x1000>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun dual_timer0: dual_timer@3000000 { 226*4882a593Smuzhiyun compatible = "arm,sp804", "arm,primecell"; 227*4882a593Smuzhiyun reg = <0x3000000 0x1000>; 228*4882a593Smuzhiyun interrupts = <0 224 4>; 229*4882a593Smuzhiyun clocks = <&clk_50m>, <&clk_50m>, <&clk_50m>; 230*4882a593Smuzhiyun clock-names = "timer0clk", "timer1clk", "apb_pclk"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun arm-pmu { 234*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 235*4882a593Smuzhiyun interrupts = <0 64 4>, 236*4882a593Smuzhiyun <0 65 4>, 237*4882a593Smuzhiyun <0 66 4>, 238*4882a593Smuzhiyun <0 67 4>, 239*4882a593Smuzhiyun <0 68 4>, 240*4882a593Smuzhiyun <0 69 4>, 241*4882a593Smuzhiyun <0 70 4>, 242*4882a593Smuzhiyun <0 71 4>, 243*4882a593Smuzhiyun <0 72 4>, 244*4882a593Smuzhiyun <0 73 4>, 245*4882a593Smuzhiyun <0 74 4>, 246*4882a593Smuzhiyun <0 75 4>, 247*4882a593Smuzhiyun <0 76 4>, 248*4882a593Smuzhiyun <0 77 4>, 249*4882a593Smuzhiyun <0 78 4>, 250*4882a593Smuzhiyun <0 79 4>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun uart0: uart@4007000 { 254*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 255*4882a593Smuzhiyun reg = <0x4007000 0x1000>; 256*4882a593Smuzhiyun interrupts = <0 381 4>; 257*4882a593Smuzhiyun clocks = <&clk_168m>; 258*4882a593Smuzhiyun clock-names = "uartclk"; 259*4882a593Smuzhiyun reg-shift = <2>; 260*4882a593Smuzhiyun status = "disabled"; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun sata0: sata@a000000 { 264*4882a593Smuzhiyun compatible = "hisilicon,hisi-ahci"; 265*4882a593Smuzhiyun reg = <0xa000000 0x1000000>; 266*4882a593Smuzhiyun interrupts = <0 372 4>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun etb@0,e3c42000 { 272*4882a593Smuzhiyun compatible = "arm,coresight-etb10", "arm,primecell"; 273*4882a593Smuzhiyun reg = <0 0xe3c42000 0 0x1000>; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun clocks = <&clk_375m>; 276*4882a593Smuzhiyun clock-names = "apb_pclk"; 277*4882a593Smuzhiyun in-ports { 278*4882a593Smuzhiyun port { 279*4882a593Smuzhiyun etb0_in_port: endpoint@0 { 280*4882a593Smuzhiyun remote-endpoint = <&replicator0_out_port0>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun etb@0,e3c82000 { 287*4882a593Smuzhiyun compatible = "arm,coresight-etb10", "arm,primecell"; 288*4882a593Smuzhiyun reg = <0 0xe3c82000 0 0x1000>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun clocks = <&clk_375m>; 291*4882a593Smuzhiyun clock-names = "apb_pclk"; 292*4882a593Smuzhiyun in-ports { 293*4882a593Smuzhiyun port { 294*4882a593Smuzhiyun etb1_in_port: endpoint@0 { 295*4882a593Smuzhiyun remote-endpoint = <&replicator1_out_port0>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun etb@0,e3cc2000 { 302*4882a593Smuzhiyun compatible = "arm,coresight-etb10", "arm,primecell"; 303*4882a593Smuzhiyun reg = <0 0xe3cc2000 0 0x1000>; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun clocks = <&clk_375m>; 306*4882a593Smuzhiyun clock-names = "apb_pclk"; 307*4882a593Smuzhiyun in-ports { 308*4882a593Smuzhiyun port { 309*4882a593Smuzhiyun etb2_in_port: endpoint@0 { 310*4882a593Smuzhiyun remote-endpoint = <&replicator2_out_port0>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun etb@0,e3d02000 { 317*4882a593Smuzhiyun compatible = "arm,coresight-etb10", "arm,primecell"; 318*4882a593Smuzhiyun reg = <0 0xe3d02000 0 0x1000>; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun clocks = <&clk_375m>; 321*4882a593Smuzhiyun clock-names = "apb_pclk"; 322*4882a593Smuzhiyun in-ports { 323*4882a593Smuzhiyun port { 324*4882a593Smuzhiyun etb3_in_port: endpoint@0 { 325*4882a593Smuzhiyun remote-endpoint = <&replicator3_out_port0>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun tpiu@0,e3c05000 { 332*4882a593Smuzhiyun compatible = "arm,coresight-tpiu", "arm,primecell"; 333*4882a593Smuzhiyun reg = <0 0xe3c05000 0 0x1000>; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun clocks = <&clk_375m>; 336*4882a593Smuzhiyun clock-names = "apb_pclk"; 337*4882a593Smuzhiyun in-ports { 338*4882a593Smuzhiyun port { 339*4882a593Smuzhiyun tpiu_in_port: endpoint@0 { 340*4882a593Smuzhiyun remote-endpoint = <&funnel4_out_port0>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun replicator0 { 347*4882a593Smuzhiyun /* non-configurable replicators don't show up on the 348*4882a593Smuzhiyun * AMBA bus. As such no need to add "arm,primecell". 349*4882a593Smuzhiyun */ 350*4882a593Smuzhiyun compatible = "arm,coresight-static-replicator"; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun out-ports { 353*4882a593Smuzhiyun #address-cells = <1>; 354*4882a593Smuzhiyun #size-cells = <0>; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* replicator output ports */ 357*4882a593Smuzhiyun port@0 { 358*4882a593Smuzhiyun reg = <0>; 359*4882a593Smuzhiyun replicator0_out_port0: endpoint { 360*4882a593Smuzhiyun remote-endpoint = <&etb0_in_port>; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun port@1 { 365*4882a593Smuzhiyun reg = <1>; 366*4882a593Smuzhiyun replicator0_out_port1: endpoint { 367*4882a593Smuzhiyun remote-endpoint = <&funnel4_in_port0>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun in-ports { 373*4882a593Smuzhiyun port { 374*4882a593Smuzhiyun replicator0_in_port0: endpoint { 375*4882a593Smuzhiyun remote-endpoint = <&funnel0_out_port0>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun replicator1 { 382*4882a593Smuzhiyun /* non-configurable replicators don't show up on the 383*4882a593Smuzhiyun * AMBA bus. As such no need to add "arm,primecell". 384*4882a593Smuzhiyun */ 385*4882a593Smuzhiyun compatible = "arm,coresight-static-replicator"; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun out-ports { 388*4882a593Smuzhiyun #address-cells = <1>; 389*4882a593Smuzhiyun #size-cells = <0>; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* replicator output ports */ 392*4882a593Smuzhiyun port@0 { 393*4882a593Smuzhiyun reg = <0>; 394*4882a593Smuzhiyun replicator1_out_port0: endpoint { 395*4882a593Smuzhiyun remote-endpoint = <&etb1_in_port>; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun port@1 { 400*4882a593Smuzhiyun reg = <1>; 401*4882a593Smuzhiyun replicator1_out_port1: endpoint { 402*4882a593Smuzhiyun remote-endpoint = <&funnel4_in_port1>; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun in-ports { 408*4882a593Smuzhiyun port { 409*4882a593Smuzhiyun replicator1_in_port0: endpoint { 410*4882a593Smuzhiyun remote-endpoint = <&funnel1_out_port0>; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun replicator2 { 417*4882a593Smuzhiyun /* non-configurable replicators don't show up on the 418*4882a593Smuzhiyun * AMBA bus. As such no need to add "arm,primecell". 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun compatible = "arm,coresight-static-replicator"; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun out-ports { 423*4882a593Smuzhiyun #address-cells = <1>; 424*4882a593Smuzhiyun #size-cells = <0>; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun port@0 { 427*4882a593Smuzhiyun reg = <0>; 428*4882a593Smuzhiyun replicator2_out_port0: endpoint { 429*4882a593Smuzhiyun remote-endpoint = <&etb2_in_port>; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun port@1 { 434*4882a593Smuzhiyun reg = <1>; 435*4882a593Smuzhiyun replicator2_out_port1: endpoint { 436*4882a593Smuzhiyun remote-endpoint = <&funnel4_in_port2>; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun in-ports { 442*4882a593Smuzhiyun port { 443*4882a593Smuzhiyun replicator2_in_port0: endpoint { 444*4882a593Smuzhiyun remote-endpoint = <&funnel2_out_port0>; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun replicator3 { 451*4882a593Smuzhiyun /* non-configurable replicators don't show up on the 452*4882a593Smuzhiyun * AMBA bus. As such no need to add "arm,primecell". 453*4882a593Smuzhiyun */ 454*4882a593Smuzhiyun compatible = "arm,coresight-static-replicator"; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun out-ports { 457*4882a593Smuzhiyun #address-cells = <1>; 458*4882a593Smuzhiyun #size-cells = <0>; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun port@0 { 461*4882a593Smuzhiyun reg = <0>; 462*4882a593Smuzhiyun replicator3_out_port0: endpoint { 463*4882a593Smuzhiyun remote-endpoint = <&etb3_in_port>; 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun port@1 { 468*4882a593Smuzhiyun reg = <1>; 469*4882a593Smuzhiyun replicator3_out_port1: endpoint { 470*4882a593Smuzhiyun remote-endpoint = <&funnel4_in_port3>; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun in-ports { 476*4882a593Smuzhiyun port { 477*4882a593Smuzhiyun replicator3_in_port0: endpoint { 478*4882a593Smuzhiyun remote-endpoint = <&funnel3_out_port0>; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun funnel@0,e3c41000 { 485*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 486*4882a593Smuzhiyun reg = <0 0xe3c41000 0 0x1000>; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun clocks = <&clk_375m>; 489*4882a593Smuzhiyun clock-names = "apb_pclk"; 490*4882a593Smuzhiyun out-ports { 491*4882a593Smuzhiyun port { 492*4882a593Smuzhiyun funnel0_out_port0: endpoint { 493*4882a593Smuzhiyun remote-endpoint = 494*4882a593Smuzhiyun <&replicator0_in_port0>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun in-ports { 500*4882a593Smuzhiyun #address-cells = <1>; 501*4882a593Smuzhiyun #size-cells = <0>; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun port@0 { 504*4882a593Smuzhiyun reg = <0>; 505*4882a593Smuzhiyun funnel0_in_port0: endpoint { 506*4882a593Smuzhiyun remote-endpoint = <&ptm0_out_port>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun port@1 { 511*4882a593Smuzhiyun reg = <1>; 512*4882a593Smuzhiyun funnel0_in_port1: endpoint { 513*4882a593Smuzhiyun remote-endpoint = <&ptm1_out_port>; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun port@2 { 518*4882a593Smuzhiyun reg = <2>; 519*4882a593Smuzhiyun funnel0_in_port2: endpoint { 520*4882a593Smuzhiyun remote-endpoint = <&ptm2_out_port>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun port@3 { 525*4882a593Smuzhiyun reg = <3>; 526*4882a593Smuzhiyun funnel0_in_port3: endpoint { 527*4882a593Smuzhiyun remote-endpoint = <&ptm3_out_port>; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun funnel@0,e3c81000 { 534*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 535*4882a593Smuzhiyun reg = <0 0xe3c81000 0 0x1000>; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun clocks = <&clk_375m>; 538*4882a593Smuzhiyun clock-names = "apb_pclk"; 539*4882a593Smuzhiyun out-ports { 540*4882a593Smuzhiyun port { 541*4882a593Smuzhiyun funnel1_out_port0: endpoint { 542*4882a593Smuzhiyun remote-endpoint = 543*4882a593Smuzhiyun <&replicator1_in_port0>; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun in-ports { 549*4882a593Smuzhiyun #address-cells = <1>; 550*4882a593Smuzhiyun #size-cells = <0>; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun port@0 { 553*4882a593Smuzhiyun reg = <0>; 554*4882a593Smuzhiyun funnel1_in_port0: endpoint { 555*4882a593Smuzhiyun remote-endpoint = <&ptm4_out_port>; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun port@1 { 560*4882a593Smuzhiyun reg = <1>; 561*4882a593Smuzhiyun funnel1_in_port1: endpoint { 562*4882a593Smuzhiyun remote-endpoint = <&ptm5_out_port>; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun port@2 { 567*4882a593Smuzhiyun reg = <2>; 568*4882a593Smuzhiyun funnel1_in_port2: endpoint { 569*4882a593Smuzhiyun remote-endpoint = <&ptm6_out_port>; 570*4882a593Smuzhiyun }; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun port@3 { 574*4882a593Smuzhiyun reg = <3>; 575*4882a593Smuzhiyun funnel1_in_port3: endpoint { 576*4882a593Smuzhiyun remote-endpoint = <&ptm7_out_port>; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun funnel@0,e3cc1000 { 583*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 584*4882a593Smuzhiyun reg = <0 0xe3cc1000 0 0x1000>; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun clocks = <&clk_375m>; 587*4882a593Smuzhiyun clock-names = "apb_pclk"; 588*4882a593Smuzhiyun out-ports { 589*4882a593Smuzhiyun port { 590*4882a593Smuzhiyun funnel2_out_port0: endpoint { 591*4882a593Smuzhiyun remote-endpoint = 592*4882a593Smuzhiyun <&replicator2_in_port0>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun in-ports { 598*4882a593Smuzhiyun #address-cells = <1>; 599*4882a593Smuzhiyun #size-cells = <0>; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun port@0 { 602*4882a593Smuzhiyun reg = <0>; 603*4882a593Smuzhiyun funnel2_in_port0: endpoint { 604*4882a593Smuzhiyun remote-endpoint = <&ptm8_out_port>; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun port@1 { 609*4882a593Smuzhiyun reg = <1>; 610*4882a593Smuzhiyun funnel2_in_port1: endpoint { 611*4882a593Smuzhiyun remote-endpoint = <&ptm9_out_port>; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun port@2 { 616*4882a593Smuzhiyun reg = <2>; 617*4882a593Smuzhiyun funnel2_in_port2: endpoint { 618*4882a593Smuzhiyun remote-endpoint = <&ptm10_out_port>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun port@3 { 623*4882a593Smuzhiyun reg = <3>; 624*4882a593Smuzhiyun funnel2_in_port3: endpoint { 625*4882a593Smuzhiyun remote-endpoint = <&ptm11_out_port>; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun funnel@0,e3d01000 { 632*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 633*4882a593Smuzhiyun reg = <0 0xe3d01000 0 0x1000>; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun clocks = <&clk_375m>; 636*4882a593Smuzhiyun clock-names = "apb_pclk"; 637*4882a593Smuzhiyun out-ports { 638*4882a593Smuzhiyun port { 639*4882a593Smuzhiyun funnel3_out_port0: endpoint { 640*4882a593Smuzhiyun remote-endpoint = 641*4882a593Smuzhiyun <&replicator3_in_port0>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun }; 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun in-ports { 647*4882a593Smuzhiyun #address-cells = <1>; 648*4882a593Smuzhiyun #size-cells = <0>; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun port@0 { 651*4882a593Smuzhiyun reg = <0>; 652*4882a593Smuzhiyun funnel3_in_port0: endpoint { 653*4882a593Smuzhiyun remote-endpoint = <&ptm12_out_port>; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun port@1 { 658*4882a593Smuzhiyun reg = <1>; 659*4882a593Smuzhiyun funnel3_in_port1: endpoint { 660*4882a593Smuzhiyun remote-endpoint = <&ptm13_out_port>; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun port@2 { 665*4882a593Smuzhiyun reg = <2>; 666*4882a593Smuzhiyun funnel3_in_port2: endpoint { 667*4882a593Smuzhiyun remote-endpoint = <&ptm14_out_port>; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun port@3 { 672*4882a593Smuzhiyun reg = <3>; 673*4882a593Smuzhiyun funnel3_in_port3: endpoint { 674*4882a593Smuzhiyun remote-endpoint = <&ptm15_out_port>; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun funnel@0,e3c04000 { 681*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 682*4882a593Smuzhiyun reg = <0 0xe3c04000 0 0x1000>; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun clocks = <&clk_375m>; 685*4882a593Smuzhiyun clock-names = "apb_pclk"; 686*4882a593Smuzhiyun out-ports { 687*4882a593Smuzhiyun port { 688*4882a593Smuzhiyun funnel4_out_port0: endpoint { 689*4882a593Smuzhiyun remote-endpoint = <&tpiu_in_port>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun in-ports { 695*4882a593Smuzhiyun #address-cells = <1>; 696*4882a593Smuzhiyun #size-cells = <0>; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun port@0 { 699*4882a593Smuzhiyun reg = <0>; 700*4882a593Smuzhiyun funnel4_in_port0: endpoint { 701*4882a593Smuzhiyun remote-endpoint = 702*4882a593Smuzhiyun <&replicator0_out_port1>; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun port@1 { 707*4882a593Smuzhiyun reg = <1>; 708*4882a593Smuzhiyun funnel4_in_port1: endpoint { 709*4882a593Smuzhiyun remote-endpoint = 710*4882a593Smuzhiyun <&replicator1_out_port1>; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun port@2 { 715*4882a593Smuzhiyun reg = <2>; 716*4882a593Smuzhiyun funnel4_in_port2: endpoint { 717*4882a593Smuzhiyun remote-endpoint = 718*4882a593Smuzhiyun <&replicator2_out_port1>; 719*4882a593Smuzhiyun }; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun port@3 { 723*4882a593Smuzhiyun reg = <3>; 724*4882a593Smuzhiyun funnel4_in_port3: endpoint { 725*4882a593Smuzhiyun remote-endpoint = 726*4882a593Smuzhiyun <&replicator3_out_port1>; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun ptm@0,e3c7c000 { 733*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 734*4882a593Smuzhiyun reg = <0 0xe3c7c000 0 0x1000>; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun clocks = <&clk_375m>; 737*4882a593Smuzhiyun clock-names = "apb_pclk"; 738*4882a593Smuzhiyun cpu = <&CPU0>; 739*4882a593Smuzhiyun out-ports { 740*4882a593Smuzhiyun port { 741*4882a593Smuzhiyun ptm0_out_port: endpoint { 742*4882a593Smuzhiyun remote-endpoint = <&funnel0_in_port0>; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun ptm@0,e3c7d000 { 749*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 750*4882a593Smuzhiyun reg = <0 0xe3c7d000 0 0x1000>; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun clocks = <&clk_375m>; 753*4882a593Smuzhiyun clock-names = "apb_pclk"; 754*4882a593Smuzhiyun cpu = <&CPU1>; 755*4882a593Smuzhiyun out-ports { 756*4882a593Smuzhiyun port { 757*4882a593Smuzhiyun ptm1_out_port: endpoint { 758*4882a593Smuzhiyun remote-endpoint = <&funnel0_in_port1>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun ptm@0,e3c7e000 { 765*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 766*4882a593Smuzhiyun reg = <0 0xe3c7e000 0 0x1000>; 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun clocks = <&clk_375m>; 769*4882a593Smuzhiyun clock-names = "apb_pclk"; 770*4882a593Smuzhiyun cpu = <&CPU2>; 771*4882a593Smuzhiyun out-ports { 772*4882a593Smuzhiyun port { 773*4882a593Smuzhiyun ptm2_out_port: endpoint { 774*4882a593Smuzhiyun remote-endpoint = <&funnel0_in_port2>; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun }; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun ptm@0,e3c7f000 { 781*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 782*4882a593Smuzhiyun reg = <0 0xe3c7f000 0 0x1000>; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun clocks = <&clk_375m>; 785*4882a593Smuzhiyun clock-names = "apb_pclk"; 786*4882a593Smuzhiyun cpu = <&CPU3>; 787*4882a593Smuzhiyun out-ports { 788*4882a593Smuzhiyun port { 789*4882a593Smuzhiyun ptm3_out_port: endpoint { 790*4882a593Smuzhiyun remote-endpoint = <&funnel0_in_port3>; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun }; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun ptm@0,e3cbc000 { 797*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 798*4882a593Smuzhiyun reg = <0 0xe3cbc000 0 0x1000>; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun clocks = <&clk_375m>; 801*4882a593Smuzhiyun clock-names = "apb_pclk"; 802*4882a593Smuzhiyun cpu = <&CPU4>; 803*4882a593Smuzhiyun out-ports { 804*4882a593Smuzhiyun port { 805*4882a593Smuzhiyun ptm4_out_port: endpoint { 806*4882a593Smuzhiyun remote-endpoint = <&funnel1_in_port0>; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun }; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun ptm@0,e3cbd000 { 813*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 814*4882a593Smuzhiyun reg = <0 0xe3cbd000 0 0x1000>; 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun clocks = <&clk_375m>; 817*4882a593Smuzhiyun clock-names = "apb_pclk"; 818*4882a593Smuzhiyun cpu = <&CPU5>; 819*4882a593Smuzhiyun out-ports { 820*4882a593Smuzhiyun port { 821*4882a593Smuzhiyun ptm5_out_port: endpoint { 822*4882a593Smuzhiyun remote-endpoint = <&funnel1_in_port1>; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun ptm@0,e3cbe000 { 829*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 830*4882a593Smuzhiyun reg = <0 0xe3cbe000 0 0x1000>; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun clocks = <&clk_375m>; 833*4882a593Smuzhiyun clock-names = "apb_pclk"; 834*4882a593Smuzhiyun cpu = <&CPU6>; 835*4882a593Smuzhiyun out-ports { 836*4882a593Smuzhiyun port { 837*4882a593Smuzhiyun ptm6_out_port: endpoint { 838*4882a593Smuzhiyun remote-endpoint = <&funnel1_in_port2>; 839*4882a593Smuzhiyun }; 840*4882a593Smuzhiyun }; 841*4882a593Smuzhiyun }; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun ptm@0,e3cbf000 { 845*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 846*4882a593Smuzhiyun reg = <0 0xe3cbf000 0 0x1000>; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun clocks = <&clk_375m>; 849*4882a593Smuzhiyun clock-names = "apb_pclk"; 850*4882a593Smuzhiyun cpu = <&CPU7>; 851*4882a593Smuzhiyun out-ports { 852*4882a593Smuzhiyun port { 853*4882a593Smuzhiyun ptm7_out_port: endpoint { 854*4882a593Smuzhiyun remote-endpoint = <&funnel1_in_port3>; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun ptm@0,e3cfc000 { 861*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 862*4882a593Smuzhiyun reg = <0 0xe3cfc000 0 0x1000>; 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun clocks = <&clk_375m>; 865*4882a593Smuzhiyun clock-names = "apb_pclk"; 866*4882a593Smuzhiyun cpu = <&CPU8>; 867*4882a593Smuzhiyun out-ports { 868*4882a593Smuzhiyun port { 869*4882a593Smuzhiyun ptm8_out_port: endpoint { 870*4882a593Smuzhiyun remote-endpoint = <&funnel2_in_port0>; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun }; 874*4882a593Smuzhiyun }; 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun ptm@0,e3cfd000 { 877*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 878*4882a593Smuzhiyun reg = <0 0xe3cfd000 0 0x1000>; 879*4882a593Smuzhiyun clocks = <&clk_375m>; 880*4882a593Smuzhiyun clock-names = "apb_pclk"; 881*4882a593Smuzhiyun cpu = <&CPU9>; 882*4882a593Smuzhiyun out-ports { 883*4882a593Smuzhiyun port { 884*4882a593Smuzhiyun ptm9_out_port: endpoint { 885*4882a593Smuzhiyun remote-endpoint = <&funnel2_in_port1>; 886*4882a593Smuzhiyun }; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun }; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun ptm@0,e3cfe000 { 892*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 893*4882a593Smuzhiyun reg = <0 0xe3cfe000 0 0x1000>; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun clocks = <&clk_375m>; 896*4882a593Smuzhiyun clock-names = "apb_pclk"; 897*4882a593Smuzhiyun cpu = <&CPU10>; 898*4882a593Smuzhiyun out-ports { 899*4882a593Smuzhiyun port { 900*4882a593Smuzhiyun ptm10_out_port: endpoint { 901*4882a593Smuzhiyun remote-endpoint = <&funnel2_in_port2>; 902*4882a593Smuzhiyun }; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun }; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun ptm@0,e3cff000 { 908*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 909*4882a593Smuzhiyun reg = <0 0xe3cff000 0 0x1000>; 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun clocks = <&clk_375m>; 912*4882a593Smuzhiyun clock-names = "apb_pclk"; 913*4882a593Smuzhiyun cpu = <&CPU11>; 914*4882a593Smuzhiyun out-ports { 915*4882a593Smuzhiyun port { 916*4882a593Smuzhiyun ptm11_out_port: endpoint { 917*4882a593Smuzhiyun remote-endpoint = <&funnel2_in_port3>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun }; 921*4882a593Smuzhiyun }; 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun ptm@0,e3d3c000 { 924*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 925*4882a593Smuzhiyun reg = <0 0xe3d3c000 0 0x1000>; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun clocks = <&clk_375m>; 928*4882a593Smuzhiyun clock-names = "apb_pclk"; 929*4882a593Smuzhiyun cpu = <&CPU12>; 930*4882a593Smuzhiyun out-ports { 931*4882a593Smuzhiyun port { 932*4882a593Smuzhiyun ptm12_out_port: endpoint { 933*4882a593Smuzhiyun remote-endpoint = <&funnel3_in_port0>; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun }; 937*4882a593Smuzhiyun }; 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun ptm@0,e3d3d000 { 940*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 941*4882a593Smuzhiyun reg = <0 0xe3d3d000 0 0x1000>; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun clocks = <&clk_375m>; 944*4882a593Smuzhiyun clock-names = "apb_pclk"; 945*4882a593Smuzhiyun cpu = <&CPU13>; 946*4882a593Smuzhiyun out-ports { 947*4882a593Smuzhiyun port { 948*4882a593Smuzhiyun ptm13_out_port: endpoint { 949*4882a593Smuzhiyun remote-endpoint = <&funnel3_in_port1>; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun }; 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun ptm@0,e3d3e000 { 956*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 957*4882a593Smuzhiyun reg = <0 0xe3d3e000 0 0x1000>; 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun clocks = <&clk_375m>; 960*4882a593Smuzhiyun clock-names = "apb_pclk"; 961*4882a593Smuzhiyun cpu = <&CPU14>; 962*4882a593Smuzhiyun out-ports { 963*4882a593Smuzhiyun port { 964*4882a593Smuzhiyun ptm14_out_port: endpoint { 965*4882a593Smuzhiyun remote-endpoint = <&funnel3_in_port2>; 966*4882a593Smuzhiyun }; 967*4882a593Smuzhiyun }; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun ptm@0,e3d3f000 { 972*4882a593Smuzhiyun compatible = "arm,coresight-etm3x", "arm,primecell"; 973*4882a593Smuzhiyun reg = <0 0xe3d3f000 0 0x1000>; 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun clocks = <&clk_375m>; 976*4882a593Smuzhiyun clock-names = "apb_pclk"; 977*4882a593Smuzhiyun cpu = <&CPU15>; 978*4882a593Smuzhiyun out-ports { 979*4882a593Smuzhiyun port { 980*4882a593Smuzhiyun ptm15_out_port: endpoint { 981*4882a593Smuzhiyun remote-endpoint = <&funnel3_in_port3>; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun }; 986*4882a593Smuzhiyun}; 987