xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/gemini.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree file for Cortina systems Gemini SoC
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
7*4882a593Smuzhiyun#include <dt-bindings/clock/cortina,gemini-clock.h>
8*4882a593Smuzhiyun#include <dt-bindings/reset/cortina,gemini-reset.h>
9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	soc {
13*4882a593Smuzhiyun		#address-cells = <1>;
14*4882a593Smuzhiyun		#size-cells = <1>;
15*4882a593Smuzhiyun		ranges;
16*4882a593Smuzhiyun		compatible = "simple-bus";
17*4882a593Smuzhiyun		interrupt-parent = <&intcon>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun		flash@30000000 {
20*4882a593Smuzhiyun			compatible = "cortina,gemini-flash", "cfi-flash";
21*4882a593Smuzhiyun			syscon = <&syscon>;
22*4882a593Smuzhiyun			pinctrl-names = "default";
23*4882a593Smuzhiyun			pinctrl-0 = <&pflash_default_pins>;
24*4882a593Smuzhiyun			bank-width = <2>;
25*4882a593Smuzhiyun			#address-cells = <1>;
26*4882a593Smuzhiyun			#size-cells = <1>;
27*4882a593Smuzhiyun			status = "disabled";
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun		syscon: syscon@40000000 {
31*4882a593Smuzhiyun			compatible = "cortina,gemini-syscon",
32*4882a593Smuzhiyun				     "syscon", "simple-mfd";
33*4882a593Smuzhiyun			reg = <0x40000000 0x1000>;
34*4882a593Smuzhiyun			#clock-cells = <1>;
35*4882a593Smuzhiyun			#reset-cells = <1>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun			syscon-reboot {
38*4882a593Smuzhiyun				compatible = "syscon-reboot";
39*4882a593Smuzhiyun				regmap = <&syscon>;
40*4882a593Smuzhiyun				/* GLOBAL_RESET register */
41*4882a593Smuzhiyun				offset = <0x0c>;
42*4882a593Smuzhiyun				/* RESET_GLOBAL | RESET_CPU1 */
43*4882a593Smuzhiyun				mask = <0xC0000000>;
44*4882a593Smuzhiyun			};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun			pinctrl {
47*4882a593Smuzhiyun				compatible = "cortina,gemini-pinctrl";
48*4882a593Smuzhiyun				regmap = <&syscon>;
49*4882a593Smuzhiyun				/* Hog the DRAM pins */
50*4882a593Smuzhiyun				pinctrl-names = "default";
51*4882a593Smuzhiyun				pinctrl-0 = <&dram_default_pins>, <&system_default_pins>,
52*4882a593Smuzhiyun					    <&vcontrol_default_pins>;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun				dram_default_pins: pinctrl-dram {
55*4882a593Smuzhiyun					mux {
56*4882a593Smuzhiyun						function = "dram";
57*4882a593Smuzhiyun						groups = "dramgrp";
58*4882a593Smuzhiyun					};
59*4882a593Smuzhiyun				};
60*4882a593Smuzhiyun				rtc_default_pins: pinctrl-rtc {
61*4882a593Smuzhiyun					mux {
62*4882a593Smuzhiyun						function = "rtc";
63*4882a593Smuzhiyun						groups = "rtcgrp";
64*4882a593Smuzhiyun					};
65*4882a593Smuzhiyun				};
66*4882a593Smuzhiyun				power_default_pins: pinctrl-power {
67*4882a593Smuzhiyun					mux {
68*4882a593Smuzhiyun						function = "power";
69*4882a593Smuzhiyun						groups = "powergrp";
70*4882a593Smuzhiyun					};
71*4882a593Smuzhiyun				};
72*4882a593Smuzhiyun				cir_default_pins: pinctrl-cir {
73*4882a593Smuzhiyun					mux {
74*4882a593Smuzhiyun						function = "cir";
75*4882a593Smuzhiyun						groups = "cirgrp";
76*4882a593Smuzhiyun					};
77*4882a593Smuzhiyun				};
78*4882a593Smuzhiyun				system_default_pins: pinctrl-system {
79*4882a593Smuzhiyun					mux {
80*4882a593Smuzhiyun						function = "system";
81*4882a593Smuzhiyun						groups = "systemgrp";
82*4882a593Smuzhiyun					};
83*4882a593Smuzhiyun				};
84*4882a593Smuzhiyun				vcontrol_default_pins: pinctrl-vcontrol {
85*4882a593Smuzhiyun					mux {
86*4882a593Smuzhiyun						function = "vcontrol";
87*4882a593Smuzhiyun						groups = "vcontrolgrp";
88*4882a593Smuzhiyun					};
89*4882a593Smuzhiyun				};
90*4882a593Smuzhiyun				ice_default_pins: pinctrl-ice {
91*4882a593Smuzhiyun					mux {
92*4882a593Smuzhiyun						function = "ice";
93*4882a593Smuzhiyun						groups = "icegrp";
94*4882a593Smuzhiyun					};
95*4882a593Smuzhiyun				};
96*4882a593Smuzhiyun				uart_default_pins: pinctrl-uart {
97*4882a593Smuzhiyun					mux {
98*4882a593Smuzhiyun						function = "uart";
99*4882a593Smuzhiyun						groups = "uartrxtxgrp";
100*4882a593Smuzhiyun					};
101*4882a593Smuzhiyun				};
102*4882a593Smuzhiyun				pflash_default_pins: pinctrl-pflash {
103*4882a593Smuzhiyun					mux {
104*4882a593Smuzhiyun						function = "pflash";
105*4882a593Smuzhiyun						groups = "pflashgrp";
106*4882a593Smuzhiyun					};
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun				usb_default_pins: pinctrl-usb {
109*4882a593Smuzhiyun					mux {
110*4882a593Smuzhiyun						function = "usb";
111*4882a593Smuzhiyun						groups = "usbgrp";
112*4882a593Smuzhiyun					};
113*4882a593Smuzhiyun				};
114*4882a593Smuzhiyun				gmii_default_pins: pinctrl-gmii {
115*4882a593Smuzhiyun					/*
116*4882a593Smuzhiyun					 * Only activate GMAC0 by default since
117*4882a593Smuzhiyun					 * GMAC1 will overlap with 8 GPIO lines
118*4882a593Smuzhiyun					 * gpio2a, gpio2b. Overlay groups with
119*4882a593Smuzhiyun					 * "gmii_gmac0_grp", "gmii_gmac1_grp" for
120*4882a593Smuzhiyun					 * both ethernet interfaces.
121*4882a593Smuzhiyun					 */
122*4882a593Smuzhiyun					mux {
123*4882a593Smuzhiyun						function = "gmii";
124*4882a593Smuzhiyun						groups = "gmii_gmac0_grp";
125*4882a593Smuzhiyun					};
126*4882a593Smuzhiyun				};
127*4882a593Smuzhiyun				pci_default_pins: pinctrl-pci {
128*4882a593Smuzhiyun					mux {
129*4882a593Smuzhiyun						function = "pci";
130*4882a593Smuzhiyun						groups = "pcigrp";
131*4882a593Smuzhiyun					};
132*4882a593Smuzhiyun				};
133*4882a593Smuzhiyun				sata_default_pins: pinctrl-sata {
134*4882a593Smuzhiyun					mux {
135*4882a593Smuzhiyun						function = "sata";
136*4882a593Smuzhiyun						groups = "satagrp";
137*4882a593Smuzhiyun					};
138*4882a593Smuzhiyun				};
139*4882a593Smuzhiyun				/* Activate both groups of pins for this state */
140*4882a593Smuzhiyun				sata_and_ide_pins: pinctrl-sata-ide {
141*4882a593Smuzhiyun					mux0 {
142*4882a593Smuzhiyun						function = "sata";
143*4882a593Smuzhiyun						groups = "satagrp";
144*4882a593Smuzhiyun					};
145*4882a593Smuzhiyun					mux1 {
146*4882a593Smuzhiyun						function = "ide";
147*4882a593Smuzhiyun						groups = "idegrp";
148*4882a593Smuzhiyun					};
149*4882a593Smuzhiyun				};
150*4882a593Smuzhiyun				tvc_default_pins: pinctrl-tvc {
151*4882a593Smuzhiyun					mux {
152*4882a593Smuzhiyun						function = "tvc";
153*4882a593Smuzhiyun						groups = "tvcgrp";
154*4882a593Smuzhiyun					};
155*4882a593Smuzhiyun				};
156*4882a593Smuzhiyun			};
157*4882a593Smuzhiyun		};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun		watchdog@41000000 {
160*4882a593Smuzhiyun			compatible = "cortina,gemini-watchdog", "faraday,ftwdt010";
161*4882a593Smuzhiyun			reg = <0x41000000 0x1000>;
162*4882a593Smuzhiyun			interrupts = <3 IRQ_TYPE_LEVEL_HIGH>;
163*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_WDOG>;
164*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>;
165*4882a593Smuzhiyun			clock-names = "PCLK";
166*4882a593Smuzhiyun		};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		uart0: serial@42000000 {
169*4882a593Smuzhiyun			compatible = "ns16550a";
170*4882a593Smuzhiyun			reg = <0x42000000 0x100>;
171*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_UART>;
172*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_UART>;
173*4882a593Smuzhiyun			interrupts = <18 IRQ_TYPE_LEVEL_HIGH>;
174*4882a593Smuzhiyun			pinctrl-names = "default";
175*4882a593Smuzhiyun			pinctrl-0 = <&uart_default_pins>;
176*4882a593Smuzhiyun			reg-shift = <2>;
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		timer@43000000 {
180*4882a593Smuzhiyun			compatible = "faraday,fttmr010";
181*4882a593Smuzhiyun			reg = <0x43000000 0x1000>;
182*4882a593Smuzhiyun			interrupt-parent = <&intcon>;
183*4882a593Smuzhiyun			interrupts = <14 IRQ_TYPE_EDGE_FALLING>, /* Timer 1 */
184*4882a593Smuzhiyun				     <15 IRQ_TYPE_EDGE_FALLING>, /* Timer 2 */
185*4882a593Smuzhiyun				     <16 IRQ_TYPE_EDGE_FALLING>; /* Timer 3 */
186*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_TIMER>;
187*4882a593Smuzhiyun			/* APB clock or RTC clock */
188*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>, <&syscon GEMINI_CLK_RTC>;
189*4882a593Smuzhiyun			clock-names = "PCLK", "EXTCLK";
190*4882a593Smuzhiyun			syscon = <&syscon>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		rtc@45000000 {
194*4882a593Smuzhiyun			compatible = "cortina,gemini-rtc";
195*4882a593Smuzhiyun			reg = <0x45000000 0x100>;
196*4882a593Smuzhiyun			interrupts = <17 IRQ_TYPE_LEVEL_HIGH>;
197*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_RTC>;
198*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>, <&syscon GEMINI_CLK_RTC>;
199*4882a593Smuzhiyun			clock-names = "PCLK", "EXTCLK";
200*4882a593Smuzhiyun			pinctrl-names = "default";
201*4882a593Smuzhiyun			pinctrl-0 = <&rtc_default_pins>;
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		sata: sata@46000000 {
205*4882a593Smuzhiyun			compatible = "cortina,gemini-sata-bridge";
206*4882a593Smuzhiyun			reg = <0x46000000 0x100>;
207*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_SATA0>,
208*4882a593Smuzhiyun				 <&syscon GEMINI_RESET_SATA1>;
209*4882a593Smuzhiyun			reset-names = "sata0", "sata1";
210*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_SATA0>,
211*4882a593Smuzhiyun				 <&syscon GEMINI_CLK_GATE_SATA1>;
212*4882a593Smuzhiyun			clock-names = "SATA0_PCLK", "SATA1_PCLK";
213*4882a593Smuzhiyun			/*
214*4882a593Smuzhiyun			 * This defines the special "ide" state that needs
215*4882a593Smuzhiyun			 * to be explicitly enabled to enable the IDE pins,
216*4882a593Smuzhiyun			 * as these pins are normally used for other things.
217*4882a593Smuzhiyun			 */
218*4882a593Smuzhiyun			pinctrl-names = "default", "ide";
219*4882a593Smuzhiyun			pinctrl-0 = <&sata_default_pins>;
220*4882a593Smuzhiyun			pinctrl-1 = <&sata_and_ide_pins>;
221*4882a593Smuzhiyun			syscon = <&syscon>;
222*4882a593Smuzhiyun			status = "disabled";
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		intcon: interrupt-controller@48000000 {
226*4882a593Smuzhiyun			compatible = "faraday,ftintc010";
227*4882a593Smuzhiyun			reg = <0x48000000 0x1000>;
228*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_INTCON0>;
229*4882a593Smuzhiyun			interrupt-controller;
230*4882a593Smuzhiyun			#interrupt-cells = <2>;
231*4882a593Smuzhiyun		};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun		power-controller@4b000000 {
234*4882a593Smuzhiyun			compatible = "cortina,gemini-power-controller";
235*4882a593Smuzhiyun			reg = <0x4b000000 0x100>;
236*4882a593Smuzhiyun			interrupts = <26 IRQ_TYPE_EDGE_RISING>;
237*4882a593Smuzhiyun			pinctrl-names = "default";
238*4882a593Smuzhiyun			pinctrl-0 = <&power_default_pins>;
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		gpio0: gpio@4d000000 {
242*4882a593Smuzhiyun			compatible = "cortina,gemini-gpio", "faraday,ftgpio010";
243*4882a593Smuzhiyun			reg = <0x4d000000 0x100>;
244*4882a593Smuzhiyun			interrupts = <22 IRQ_TYPE_LEVEL_HIGH>;
245*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_GPIO0>;
246*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>;
247*4882a593Smuzhiyun			gpio-controller;
248*4882a593Smuzhiyun			#gpio-cells = <2>;
249*4882a593Smuzhiyun			interrupt-controller;
250*4882a593Smuzhiyun			#interrupt-cells = <2>;
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		gpio1: gpio@4e000000 {
254*4882a593Smuzhiyun			compatible = "cortina,gemini-gpio", "faraday,ftgpio010";
255*4882a593Smuzhiyun			reg = <0x4e000000 0x100>;
256*4882a593Smuzhiyun			interrupts = <23 IRQ_TYPE_LEVEL_HIGH>;
257*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_GPIO1>;
258*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>;
259*4882a593Smuzhiyun			gpio-controller;
260*4882a593Smuzhiyun			#gpio-cells = <2>;
261*4882a593Smuzhiyun			interrupt-controller;
262*4882a593Smuzhiyun			#interrupt-cells = <2>;
263*4882a593Smuzhiyun		};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun		gpio2: gpio@4f000000 {
266*4882a593Smuzhiyun			compatible = "cortina,gemini-gpio", "faraday,ftgpio010";
267*4882a593Smuzhiyun			reg = <0x4f000000 0x100>;
268*4882a593Smuzhiyun			interrupts = <24 IRQ_TYPE_LEVEL_HIGH>;
269*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_GPIO2>;
270*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_APB>;
271*4882a593Smuzhiyun			gpio-controller;
272*4882a593Smuzhiyun			#gpio-cells = <2>;
273*4882a593Smuzhiyun			interrupt-controller;
274*4882a593Smuzhiyun			#interrupt-cells = <2>;
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		pci@50000000 {
278*4882a593Smuzhiyun			compatible = "cortina,gemini-pci", "faraday,ftpci100";
279*4882a593Smuzhiyun			/*
280*4882a593Smuzhiyun			 * The first 256 bytes in the IO range is actually used
281*4882a593Smuzhiyun			 * to configure the host bridge.
282*4882a593Smuzhiyun			 */
283*4882a593Smuzhiyun			reg = <0x50000000 0x100>;
284*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_PCI>;
285*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_PCI>, <&syscon GEMINI_CLK_PCI>;
286*4882a593Smuzhiyun			clock-names = "PCLK", "PCICLK";
287*4882a593Smuzhiyun			pinctrl-names = "default";
288*4882a593Smuzhiyun			pinctrl-0 = <&pci_default_pins>;
289*4882a593Smuzhiyun			device_type = "pci";
290*4882a593Smuzhiyun			#address-cells = <3>;
291*4882a593Smuzhiyun			#size-cells = <2>;
292*4882a593Smuzhiyun			#interrupt-cells = <1>;
293*4882a593Smuzhiyun			status = "disabled";
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
296*4882a593Smuzhiyun			/* PCI ranges mappings */
297*4882a593Smuzhiyun			ranges =
298*4882a593Smuzhiyun			/* 1MiB I/O space 0x50000000-0x500fffff */
299*4882a593Smuzhiyun			<0x01000000 0 0          0x50000000 0 0x00100000>,
300*4882a593Smuzhiyun			/* 128MiB non-prefetchable memory 0x58000000-0x5fffffff */
301*4882a593Smuzhiyun			<0x02000000 0 0x58000000 0x58000000 0 0x08000000>;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun			/* DMA ranges */
304*4882a593Smuzhiyun			dma-ranges =
305*4882a593Smuzhiyun			/* 128MiB at 0x00000000-0x07ffffff */
306*4882a593Smuzhiyun			<0x02000000 0 0x00000000 0x00000000 0 0x08000000>,
307*4882a593Smuzhiyun			/* 64MiB at 0x00000000-0x03ffffff */
308*4882a593Smuzhiyun			<0x02000000 0 0x00000000 0x00000000 0 0x04000000>,
309*4882a593Smuzhiyun			/* 64MiB at 0x00000000-0x03ffffff */
310*4882a593Smuzhiyun			<0x02000000 0 0x00000000 0x00000000 0 0x04000000>;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun			/*
313*4882a593Smuzhiyun			 * This PCI host bridge variant has a cascaded interrupt
314*4882a593Smuzhiyun			 * controller embedded in the host bridge.
315*4882a593Smuzhiyun			 */
316*4882a593Smuzhiyun			pci_intc: interrupt-controller {
317*4882a593Smuzhiyun				interrupt-parent = <&intcon>;
318*4882a593Smuzhiyun				interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
319*4882a593Smuzhiyun				interrupt-controller;
320*4882a593Smuzhiyun				#address-cells = <0>;
321*4882a593Smuzhiyun				#interrupt-cells = <1>;
322*4882a593Smuzhiyun			};
323*4882a593Smuzhiyun		};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun		ethernet@60000000 {
326*4882a593Smuzhiyun			compatible = "cortina,gemini-ethernet";
327*4882a593Smuzhiyun			reg = <0x60000000 0x4000>, /* Global registers, queue */
328*4882a593Smuzhiyun			      <0x60004000 0x2000>, /* V-bit */
329*4882a593Smuzhiyun			      <0x60006000 0x2000>; /* A-bit */
330*4882a593Smuzhiyun			pinctrl-names = "default";
331*4882a593Smuzhiyun			pinctrl-0 = <&gmii_default_pins>;
332*4882a593Smuzhiyun			status = "disabled";
333*4882a593Smuzhiyun			#address-cells = <1>;
334*4882a593Smuzhiyun			#size-cells = <1>;
335*4882a593Smuzhiyun			ranges;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun			gmac0: ethernet-port@0 {
338*4882a593Smuzhiyun				compatible = "cortina,gemini-ethernet-port";
339*4882a593Smuzhiyun				reg = <0x60008000 0x2000>, /* Port 0 DMA/TOE */
340*4882a593Smuzhiyun				      <0x6000a000 0x2000>; /* Port 0 GMAC */
341*4882a593Smuzhiyun				interrupt-parent = <&intcon>;
342*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH>;
343*4882a593Smuzhiyun				resets = <&syscon GEMINI_RESET_GMAC0>;
344*4882a593Smuzhiyun				clocks = <&syscon GEMINI_CLK_GATE_GMAC0>;
345*4882a593Smuzhiyun				clock-names = "PCLK";
346*4882a593Smuzhiyun			};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun			gmac1: ethernet-port@1 {
349*4882a593Smuzhiyun				compatible = "cortina,gemini-ethernet-port";
350*4882a593Smuzhiyun				reg = <0x6000c000 0x2000>, /* Port 1 DMA/TOE */
351*4882a593Smuzhiyun				      <0x6000e000 0x2000>; /* Port 1 GMAC */
352*4882a593Smuzhiyun				interrupt-parent = <&intcon>;
353*4882a593Smuzhiyun				interrupts = <2 IRQ_TYPE_LEVEL_HIGH>;
354*4882a593Smuzhiyun				resets = <&syscon GEMINI_RESET_GMAC1>;
355*4882a593Smuzhiyun				clocks = <&syscon GEMINI_CLK_GATE_GMAC1>;
356*4882a593Smuzhiyun				clock-names = "PCLK";
357*4882a593Smuzhiyun			};
358*4882a593Smuzhiyun		};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun		ide@63000000 {
361*4882a593Smuzhiyun			compatible = "cortina,gemini-pata", "faraday,ftide010";
362*4882a593Smuzhiyun			reg = <0x63000000 0x1000>;
363*4882a593Smuzhiyun			interrupts = <4 IRQ_TYPE_EDGE_RISING>;
364*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_IDE>;
365*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_IDE>;
366*4882a593Smuzhiyun			clock-names = "PCLK";
367*4882a593Smuzhiyun			sata = <&sata>;
368*4882a593Smuzhiyun			status = "disabled";
369*4882a593Smuzhiyun			#address-cells = <1>;
370*4882a593Smuzhiyun			#size-cells = <0>;
371*4882a593Smuzhiyun		};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun		ide@63400000 {
374*4882a593Smuzhiyun			compatible = "cortina,gemini-pata", "faraday,ftide010";
375*4882a593Smuzhiyun			reg = <0x63400000 0x1000>;
376*4882a593Smuzhiyun			interrupts = <5 IRQ_TYPE_EDGE_RISING>;
377*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_IDE>;
378*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_IDE>;
379*4882a593Smuzhiyun			clock-names = "PCLK";
380*4882a593Smuzhiyun			sata = <&sata>;
381*4882a593Smuzhiyun			status = "disabled";
382*4882a593Smuzhiyun			#address-cells = <1>;
383*4882a593Smuzhiyun			#size-cells = <0>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		dma-controller@67000000 {
387*4882a593Smuzhiyun			compatible = "faraday,ftdma020", "arm,pl080", "arm,primecell";
388*4882a593Smuzhiyun			/* Faraday Technology FTDMAC020 variant */
389*4882a593Smuzhiyun			arm,primecell-periphid = <0x0003b080>;
390*4882a593Smuzhiyun			reg = <0x67000000 0x1000>;
391*4882a593Smuzhiyun			interrupts = <9 IRQ_TYPE_EDGE_RISING>;
392*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_DMAC>;
393*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_AHB>;
394*4882a593Smuzhiyun			clock-names = "apb_pclk";
395*4882a593Smuzhiyun			/* Bus interface AHB1 (AHB0) is totally tilted */
396*4882a593Smuzhiyun			lli-bus-interface-ahb2;
397*4882a593Smuzhiyun			mem-bus-interface-ahb2;
398*4882a593Smuzhiyun			memcpy-burst-size = <256>;
399*4882a593Smuzhiyun			memcpy-bus-width = <32>;
400*4882a593Smuzhiyun			#dma-cells = <2>;
401*4882a593Smuzhiyun		};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun		display-controller@6a000000 {
404*4882a593Smuzhiyun			compatible = "cortina,gemini-tvc", "faraday,tve200";
405*4882a593Smuzhiyun			reg = <0x6a000000 0x1000>;
406*4882a593Smuzhiyun			interrupts = <13 IRQ_TYPE_EDGE_RISING>;
407*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_TVC>;
408*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_TVC>,
409*4882a593Smuzhiyun				 <&syscon GEMINI_CLK_TVC>;
410*4882a593Smuzhiyun			clock-names = "PCLK", "TVE";
411*4882a593Smuzhiyun			pinctrl-names = "default";
412*4882a593Smuzhiyun			pinctrl-0 = <&tvc_default_pins>;
413*4882a593Smuzhiyun			#address-cells = <1>;
414*4882a593Smuzhiyun			#size-cells = <0>;
415*4882a593Smuzhiyun			status = "disabled";
416*4882a593Smuzhiyun		};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun		usb@68000000 {
419*4882a593Smuzhiyun			compatible = "cortina,gemini-usb", "faraday,fotg210";
420*4882a593Smuzhiyun			reg = <0x68000000 0x1000>;
421*4882a593Smuzhiyun			interrupts = <10 IRQ_TYPE_LEVEL_HIGH>;
422*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_USB0>;
423*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_USB0>;
424*4882a593Smuzhiyun			clock-names = "PCLK";
425*4882a593Smuzhiyun			/*
426*4882a593Smuzhiyun			 * This will claim pins for USB0 and USB1 at the same
427*4882a593Smuzhiyun			 * time as they are using some common pins. If you for
428*4882a593Smuzhiyun			 * some reason have a system using USB1 at 96000000 but
429*4882a593Smuzhiyun			 * NOT using USB0 at 68000000 you wll have to add the
430*4882a593Smuzhiyun			 * usb_default_pins to the USB controller at 96000000
431*4882a593Smuzhiyun			 * in your .dts for the board.
432*4882a593Smuzhiyun			 */
433*4882a593Smuzhiyun			pinctrl-names = "default";
434*4882a593Smuzhiyun			pinctrl-0 = <&usb_default_pins>;
435*4882a593Smuzhiyun			syscon = <&syscon>;
436*4882a593Smuzhiyun			status = "disabled";
437*4882a593Smuzhiyun		};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun		usb@69000000 {
440*4882a593Smuzhiyun			compatible = "cortina,gemini-usb", "faraday,fotg210";
441*4882a593Smuzhiyun			reg = <0x69000000 0x1000>;
442*4882a593Smuzhiyun			interrupts = <11 IRQ_TYPE_LEVEL_HIGH>;
443*4882a593Smuzhiyun			resets = <&syscon GEMINI_RESET_USB1>;
444*4882a593Smuzhiyun			clocks = <&syscon GEMINI_CLK_GATE_USB1>;
445*4882a593Smuzhiyun			clock-names = "PCLK";
446*4882a593Smuzhiyun			syscon = <&syscon>;
447*4882a593Smuzhiyun			status = "disabled";
448*4882a593Smuzhiyun		};
449*4882a593Smuzhiyun	};
450*4882a593Smuzhiyun};
451