xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/exynos5422-cpus.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Samsung Exynos5422 SoC cpu device tree source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun *		http://www.samsung.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file provides desired ordering for Exynos5422: CPU[0123] being the A7.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The Exynos5420, 5422 and 5800 actually share the same CPU configuration
11*4882a593Smuzhiyun * but particular boards choose different booting order.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Exynos5420 and Exynos5800 always boot from Cortex-A15. On Exynos5422
14*4882a593Smuzhiyun * booting cluster (big or LITTLE) is chosen by IROM code by reading
15*4882a593Smuzhiyun * the gpg2-1 GPIO. By default all Exynos5422 based boards choose booting
16*4882a593Smuzhiyun * from the LITTLE: Cortex-A7.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	cpus {
21*4882a593Smuzhiyun		#address-cells = <1>;
22*4882a593Smuzhiyun		#size-cells = <0>;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun		cpu0: cpu@100 {
25*4882a593Smuzhiyun			device_type = "cpu";
26*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
27*4882a593Smuzhiyun			reg = <0x100>;
28*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
29*4882a593Smuzhiyun			clock-frequency = <1000000000>;
30*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
31*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
32*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
33*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
34*4882a593Smuzhiyun			dynamic-power-coefficient = <90>;
35*4882a593Smuzhiyun		};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		cpu1: cpu@101 {
38*4882a593Smuzhiyun			device_type = "cpu";
39*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
40*4882a593Smuzhiyun			reg = <0x101>;
41*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
42*4882a593Smuzhiyun			clock-frequency = <1000000000>;
43*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
44*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
45*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
46*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
47*4882a593Smuzhiyun			dynamic-power-coefficient = <90>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		cpu2: cpu@102 {
51*4882a593Smuzhiyun			device_type = "cpu";
52*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
53*4882a593Smuzhiyun			reg = <0x102>;
54*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
55*4882a593Smuzhiyun			clock-frequency = <1000000000>;
56*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
57*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
58*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
59*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
60*4882a593Smuzhiyun			dynamic-power-coefficient = <90>;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		cpu3: cpu@103 {
64*4882a593Smuzhiyun			device_type = "cpu";
65*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
66*4882a593Smuzhiyun			reg = <0x103>;
67*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
68*4882a593Smuzhiyun			clock-frequency = <1000000000>;
69*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
70*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
71*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
72*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
73*4882a593Smuzhiyun			dynamic-power-coefficient = <90>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		cpu4: cpu@0 {
77*4882a593Smuzhiyun			device_type = "cpu";
78*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
79*4882a593Smuzhiyun			reg = <0x0>;
80*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
81*4882a593Smuzhiyun			clock-frequency = <1800000000>;
82*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
83*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
84*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
85*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
86*4882a593Smuzhiyun			dynamic-power-coefficient = <310>;
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun		cpu5: cpu@1 {
90*4882a593Smuzhiyun			device_type = "cpu";
91*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
92*4882a593Smuzhiyun			reg = <0x1>;
93*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
94*4882a593Smuzhiyun			clock-frequency = <1800000000>;
95*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
96*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
97*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
98*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
99*4882a593Smuzhiyun			dynamic-power-coefficient = <310>;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		cpu6: cpu@2 {
103*4882a593Smuzhiyun			device_type = "cpu";
104*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
105*4882a593Smuzhiyun			reg = <0x2>;
106*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
107*4882a593Smuzhiyun			clock-frequency = <1800000000>;
108*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
109*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
110*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
111*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
112*4882a593Smuzhiyun			dynamic-power-coefficient = <310>;
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		cpu7: cpu@3 {
116*4882a593Smuzhiyun			device_type = "cpu";
117*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
118*4882a593Smuzhiyun			reg = <0x3>;
119*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
120*4882a593Smuzhiyun			clock-frequency = <1800000000>;
121*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
122*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
123*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
124*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
125*4882a593Smuzhiyun			dynamic-power-coefficient = <310>;
126*4882a593Smuzhiyun		};
127*4882a593Smuzhiyun	};
128*4882a593Smuzhiyun};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun&arm_a7_pmu {
131*4882a593Smuzhiyun	interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
132*4882a593Smuzhiyun	status = "okay";
133*4882a593Smuzhiyun};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun&arm_a15_pmu {
136*4882a593Smuzhiyun	interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
137*4882a593Smuzhiyun	status = "okay";
138*4882a593Smuzhiyun};
139