xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/emev2.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the Emma Mobile EV2 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Renesas Solutions Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	compatible = "renesas,emev2";
13*4882a593Smuzhiyun	interrupt-parent = <&gic>;
14*4882a593Smuzhiyun	#address-cells = <1>;
15*4882a593Smuzhiyun	#size-cells = <1>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		gpio0 = &gpio0;
19*4882a593Smuzhiyun		gpio1 = &gpio1;
20*4882a593Smuzhiyun		gpio2 = &gpio2;
21*4882a593Smuzhiyun		gpio3 = &gpio3;
22*4882a593Smuzhiyun		gpio4 = &gpio4;
23*4882a593Smuzhiyun		i2c0 = &iic0;
24*4882a593Smuzhiyun		i2c1 = &iic1;
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	cpus {
28*4882a593Smuzhiyun		#address-cells = <1>;
29*4882a593Smuzhiyun		#size-cells = <0>;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		cpu0: cpu@0 {
32*4882a593Smuzhiyun			device_type = "cpu";
33*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
34*4882a593Smuzhiyun			reg = <0>;
35*4882a593Smuzhiyun			clock-frequency = <533000000>;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun		cpu1: cpu@1 {
38*4882a593Smuzhiyun			device_type = "cpu";
39*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
40*4882a593Smuzhiyun			reg = <1>;
41*4882a593Smuzhiyun			clock-frequency = <533000000>;
42*4882a593Smuzhiyun		};
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	gic: interrupt-controller@e0020000 {
46*4882a593Smuzhiyun		compatible = "arm,pl390";
47*4882a593Smuzhiyun		interrupt-controller;
48*4882a593Smuzhiyun		#interrupt-cells = <3>;
49*4882a593Smuzhiyun		reg = <0xe0028000 0x1000>,
50*4882a593Smuzhiyun		      <0xe0020000 0x0100>;
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	pmu {
54*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
55*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
56*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
57*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>;
58*4882a593Smuzhiyun	};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	clocks@e0110000 {
61*4882a593Smuzhiyun		compatible = "renesas,emev2-smu";
62*4882a593Smuzhiyun		reg = <0xe0110000 0x10000>;
63*4882a593Smuzhiyun		#address-cells = <2>;
64*4882a593Smuzhiyun		#size-cells = <0>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		c32ki: c32ki {
67*4882a593Smuzhiyun			compatible = "fixed-clock";
68*4882a593Smuzhiyun			clock-frequency = <32768>;
69*4882a593Smuzhiyun			#clock-cells = <0>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun		iic0_sclkdiv: iic0_sclkdiv@624,0 {
72*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
73*4882a593Smuzhiyun			reg = <0x624 0>;
74*4882a593Smuzhiyun			clocks = <&pll3_fo>;
75*4882a593Smuzhiyun			#clock-cells = <0>;
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun		iic0_sclk: iic0_sclk@48c,1 {
78*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
79*4882a593Smuzhiyun			reg = <0x48c 1>;
80*4882a593Smuzhiyun			clocks = <&iic0_sclkdiv>;
81*4882a593Smuzhiyun			#clock-cells = <0>;
82*4882a593Smuzhiyun		};
83*4882a593Smuzhiyun		iic1_sclkdiv: iic1_sclkdiv@624,16 {
84*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
85*4882a593Smuzhiyun			reg = <0x624 16>;
86*4882a593Smuzhiyun			clocks = <&pll3_fo>;
87*4882a593Smuzhiyun			#clock-cells = <0>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun		iic1_sclk: iic1_sclk@490,1 {
90*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
91*4882a593Smuzhiyun			reg = <0x490 1>;
92*4882a593Smuzhiyun			clocks = <&iic1_sclkdiv>;
93*4882a593Smuzhiyun			#clock-cells = <0>;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun		pll3_fo: pll3_fo {
96*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
97*4882a593Smuzhiyun			clocks = <&c32ki>;
98*4882a593Smuzhiyun			clock-div = <1>;
99*4882a593Smuzhiyun			clock-mult = <7000>;
100*4882a593Smuzhiyun			#clock-cells = <0>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun		usia_u0_sclkdiv: usia_u0_sclkdiv@610,0 {
103*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
104*4882a593Smuzhiyun			reg = <0x610 0>;
105*4882a593Smuzhiyun			clocks = <&pll3_fo>;
106*4882a593Smuzhiyun			#clock-cells = <0>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun		usib_u1_sclkdiv: usib_u1_sclkdiv@65c,0 {
109*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
110*4882a593Smuzhiyun			reg = <0x65c 0>;
111*4882a593Smuzhiyun			clocks = <&pll3_fo>;
112*4882a593Smuzhiyun			#clock-cells = <0>;
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun		usib_u2_sclkdiv: usib_u2_sclkdiv@65c,16 {
115*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
116*4882a593Smuzhiyun			reg = <0x65c 16>;
117*4882a593Smuzhiyun			clocks = <&pll3_fo>;
118*4882a593Smuzhiyun			#clock-cells = <0>;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun		usib_u3_sclkdiv: usib_u3_sclkdiv@660,0 {
121*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-clkdiv";
122*4882a593Smuzhiyun			reg = <0x660 0>;
123*4882a593Smuzhiyun			clocks = <&pll3_fo>;
124*4882a593Smuzhiyun			#clock-cells = <0>;
125*4882a593Smuzhiyun		};
126*4882a593Smuzhiyun		usia_u0_sclk: usia_u0_sclk@4a0,1 {
127*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
128*4882a593Smuzhiyun			reg = <0x4a0 1>;
129*4882a593Smuzhiyun			clocks = <&usia_u0_sclkdiv>;
130*4882a593Smuzhiyun			#clock-cells = <0>;
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun		usib_u1_sclk: usib_u1_sclk@4b8,1 {
133*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
134*4882a593Smuzhiyun			reg = <0x4b8 1>;
135*4882a593Smuzhiyun			clocks = <&usib_u1_sclkdiv>;
136*4882a593Smuzhiyun			#clock-cells = <0>;
137*4882a593Smuzhiyun		};
138*4882a593Smuzhiyun		usib_u2_sclk: usib_u2_sclk@4bc,1 {
139*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
140*4882a593Smuzhiyun			reg = <0x4bc 1>;
141*4882a593Smuzhiyun			clocks = <&usib_u2_sclkdiv>;
142*4882a593Smuzhiyun			#clock-cells = <0>;
143*4882a593Smuzhiyun		};
144*4882a593Smuzhiyun		usib_u3_sclk: usib_u3_sclk@4c0,1 {
145*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
146*4882a593Smuzhiyun			reg = <0x4c0 1>;
147*4882a593Smuzhiyun			clocks = <&usib_u3_sclkdiv>;
148*4882a593Smuzhiyun			#clock-cells = <0>;
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun		sti_sclk: sti_sclk@528,1 {
151*4882a593Smuzhiyun			compatible = "renesas,emev2-smu-gclk";
152*4882a593Smuzhiyun			reg = <0x528 1>;
153*4882a593Smuzhiyun			clocks = <&c32ki>;
154*4882a593Smuzhiyun			#clock-cells = <0>;
155*4882a593Smuzhiyun		};
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun	timer@e0180000 {
159*4882a593Smuzhiyun		compatible = "renesas,em-sti";
160*4882a593Smuzhiyun		reg = <0xe0180000 0x54>;
161*4882a593Smuzhiyun		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
162*4882a593Smuzhiyun		clocks = <&sti_sclk>;
163*4882a593Smuzhiyun		clock-names = "sclk";
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	uart0: serial@e1020000 {
167*4882a593Smuzhiyun		compatible = "renesas,em-uart";
168*4882a593Smuzhiyun		reg = <0xe1020000 0x38>;
169*4882a593Smuzhiyun		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
170*4882a593Smuzhiyun		clocks = <&usia_u0_sclk>;
171*4882a593Smuzhiyun		clock-names = "sclk";
172*4882a593Smuzhiyun	};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun	uart1: serial@e1030000 {
175*4882a593Smuzhiyun		compatible = "renesas,em-uart";
176*4882a593Smuzhiyun		reg = <0xe1030000 0x38>;
177*4882a593Smuzhiyun		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
178*4882a593Smuzhiyun		clocks = <&usib_u1_sclk>;
179*4882a593Smuzhiyun		clock-names = "sclk";
180*4882a593Smuzhiyun	};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun	uart2: serial@e1040000 {
183*4882a593Smuzhiyun		compatible = "renesas,em-uart";
184*4882a593Smuzhiyun		reg = <0xe1040000 0x38>;
185*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
186*4882a593Smuzhiyun		clocks = <&usib_u2_sclk>;
187*4882a593Smuzhiyun		clock-names = "sclk";
188*4882a593Smuzhiyun	};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	uart3: serial@e1050000 {
191*4882a593Smuzhiyun		compatible = "renesas,em-uart";
192*4882a593Smuzhiyun		reg = <0xe1050000 0x38>;
193*4882a593Smuzhiyun		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
194*4882a593Smuzhiyun		clocks = <&usib_u3_sclk>;
195*4882a593Smuzhiyun		clock-names = "sclk";
196*4882a593Smuzhiyun	};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun	pfc: pinctrl@e0140200 {
199*4882a593Smuzhiyun		compatible = "renesas,pfc-emev2";
200*4882a593Smuzhiyun		reg = <0xe0140200 0x100>;
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	gpio0: gpio@e0050000 {
204*4882a593Smuzhiyun		compatible = "renesas,em-gio";
205*4882a593Smuzhiyun		reg = <0xe0050000 0x2c>, <0xe0050040 0x20>;
206*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
207*4882a593Smuzhiyun			     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
208*4882a593Smuzhiyun		gpio-controller;
209*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 0 32>;
210*4882a593Smuzhiyun		#gpio-cells = <2>;
211*4882a593Smuzhiyun		ngpios = <32>;
212*4882a593Smuzhiyun		interrupt-controller;
213*4882a593Smuzhiyun		#interrupt-cells = <2>;
214*4882a593Smuzhiyun	};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	gpio1: gpio@e0050080 {
217*4882a593Smuzhiyun		compatible = "renesas,em-gio";
218*4882a593Smuzhiyun		reg = <0xe0050080 0x2c>, <0xe00500c0 0x20>;
219*4882a593Smuzhiyun		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
220*4882a593Smuzhiyun			     <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
221*4882a593Smuzhiyun		gpio-controller;
222*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 32 32>;
223*4882a593Smuzhiyun		#gpio-cells = <2>;
224*4882a593Smuzhiyun		ngpios = <32>;
225*4882a593Smuzhiyun		interrupt-controller;
226*4882a593Smuzhiyun		#interrupt-cells = <2>;
227*4882a593Smuzhiyun	};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun	gpio2: gpio@e0050100 {
230*4882a593Smuzhiyun		compatible = "renesas,em-gio";
231*4882a593Smuzhiyun		reg = <0xe0050100 0x2c>, <0xe0050140 0x20>;
232*4882a593Smuzhiyun		interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
233*4882a593Smuzhiyun			     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
234*4882a593Smuzhiyun		gpio-controller;
235*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 64 32>;
236*4882a593Smuzhiyun		#gpio-cells = <2>;
237*4882a593Smuzhiyun		ngpios = <32>;
238*4882a593Smuzhiyun		interrupt-controller;
239*4882a593Smuzhiyun		#interrupt-cells = <2>;
240*4882a593Smuzhiyun	};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun	gpio3: gpio@e0050180 {
243*4882a593Smuzhiyun		compatible = "renesas,em-gio";
244*4882a593Smuzhiyun		reg = <0xe0050180 0x2c>, <0xe00501c0 0x20>;
245*4882a593Smuzhiyun		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
246*4882a593Smuzhiyun			     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
247*4882a593Smuzhiyun		gpio-controller;
248*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 96 32>;
249*4882a593Smuzhiyun		#gpio-cells = <2>;
250*4882a593Smuzhiyun		ngpios = <32>;
251*4882a593Smuzhiyun		interrupt-controller;
252*4882a593Smuzhiyun		#interrupt-cells = <2>;
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	gpio4: gpio@e0050200 {
256*4882a593Smuzhiyun		compatible = "renesas,em-gio";
257*4882a593Smuzhiyun		reg = <0xe0050200 0x2c>, <0xe0050240 0x20>;
258*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
259*4882a593Smuzhiyun			     <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
260*4882a593Smuzhiyun		gpio-controller;
261*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 128 31>;
262*4882a593Smuzhiyun		#gpio-cells = <2>;
263*4882a593Smuzhiyun		ngpios = <31>;
264*4882a593Smuzhiyun		interrupt-controller;
265*4882a593Smuzhiyun		#interrupt-cells = <2>;
266*4882a593Smuzhiyun	};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun	iic0: i2c@e0070000 {
269*4882a593Smuzhiyun		#address-cells = <1>;
270*4882a593Smuzhiyun		#size-cells = <0>;
271*4882a593Smuzhiyun		compatible = "renesas,iic-emev2";
272*4882a593Smuzhiyun		reg = <0xe0070000 0x28>;
273*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_EDGE_RISING>;
274*4882a593Smuzhiyun		clocks = <&iic0_sclk>;
275*4882a593Smuzhiyun		clock-names = "sclk";
276*4882a593Smuzhiyun		status = "disabled";
277*4882a593Smuzhiyun	};
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun	iic1: i2c@e10a0000 {
280*4882a593Smuzhiyun		#address-cells = <1>;
281*4882a593Smuzhiyun		#size-cells = <0>;
282*4882a593Smuzhiyun		compatible = "renesas,iic-emev2";
283*4882a593Smuzhiyun		reg = <0xe10a0000 0x28>;
284*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_EDGE_RISING>;
285*4882a593Smuzhiyun		clocks = <&iic1_sclk>;
286*4882a593Smuzhiyun		clock-names = "sclk";
287*4882a593Smuzhiyun		status = "disabled";
288*4882a593Smuzhiyun	};
289*4882a593Smuzhiyun};
290