xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/dra72-evm.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2014-2016 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun#include "dra72-evm-common.dtsi"
6*4882a593Smuzhiyun#include "dra72x-mmc-iodelay.dtsi"
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	model = "TI DRA722";
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun	memory@0 {
11*4882a593Smuzhiyun		device_type = "memory";
12*4882a593Smuzhiyun		reg = <0x0 0x80000000 0x0 0x40000000>; /* 1024 MB */
13*4882a593Smuzhiyun	};
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	reserved-memory {
16*4882a593Smuzhiyun		#address-cells = <2>;
17*4882a593Smuzhiyun		#size-cells = <2>;
18*4882a593Smuzhiyun		ranges;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun		ipu2_memory_region: ipu2-memory@95800000 {
21*4882a593Smuzhiyun			compatible = "shared-dma-pool";
22*4882a593Smuzhiyun			reg = <0x0 0x95800000 0x0 0x3800000>;
23*4882a593Smuzhiyun			reusable;
24*4882a593Smuzhiyun			status = "okay";
25*4882a593Smuzhiyun		};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		dsp1_memory_region: dsp1-memory@99000000 {
28*4882a593Smuzhiyun			compatible = "shared-dma-pool";
29*4882a593Smuzhiyun			reg = <0x0 0x99000000 0x0 0x4000000>;
30*4882a593Smuzhiyun			reusable;
31*4882a593Smuzhiyun			status = "okay";
32*4882a593Smuzhiyun		};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		ipu1_memory_region: ipu1-memory@9d000000 {
35*4882a593Smuzhiyun			compatible = "shared-dma-pool";
36*4882a593Smuzhiyun			reg = <0x0 0x9d000000 0x0 0x2000000>;
37*4882a593Smuzhiyun			reusable;
38*4882a593Smuzhiyun			status = "okay";
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	evm_1v8_sw: fixedregulator-evm_1v8 {
43*4882a593Smuzhiyun		compatible = "regulator-fixed";
44*4882a593Smuzhiyun		regulator-name = "evm_1v8";
45*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
46*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
47*4882a593Smuzhiyun		vin-supply = <&smps4_reg>;
48*4882a593Smuzhiyun		regulator-always-on;
49*4882a593Smuzhiyun		regulator-boot-on;
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun&i2c1 {
54*4882a593Smuzhiyun	tps65917: tps65917@58 {
55*4882a593Smuzhiyun		reg = <0x58>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_NONE>;  /* IRQ_SYS_1N */
58*4882a593Smuzhiyun	};
59*4882a593Smuzhiyun};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun#include "dra72-evm-tps65917.dtsi"
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&hdmi {
64*4882a593Smuzhiyun	vdda-supply = <&ldo3_reg>;
65*4882a593Smuzhiyun};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun&pcf_gpio_21 {
68*4882a593Smuzhiyun	interrupt-parent = <&gpio6>;
69*4882a593Smuzhiyun	interrupts = <11 IRQ_TYPE_EDGE_FALLING>;
70*4882a593Smuzhiyun};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun&mac_sw {
73*4882a593Smuzhiyun	mode-gpios = <&pcf_gpio_21 4 GPIO_ACTIVE_HIGH>;
74*4882a593Smuzhiyun	status = "okay";
75*4882a593Smuzhiyun};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun&cpsw_port1 {
78*4882a593Smuzhiyun	phy-handle = <&ethphy0>;
79*4882a593Smuzhiyun	phy-mode = "rgmii";
80*4882a593Smuzhiyun	ti,dual-emac-pvid = <1>;
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&cpsw_port2 {
84*4882a593Smuzhiyun	status = "disabled";
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&davinci_mdio_sw {
88*4882a593Smuzhiyun	ethphy0: ethernet-phy@3 {
89*4882a593Smuzhiyun		reg = <3>;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&mmc1 {
94*4882a593Smuzhiyun	pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
95*4882a593Smuzhiyun	pinctrl-0 = <&mmc1_pins_default>;
96*4882a593Smuzhiyun	pinctrl-1 = <&mmc1_pins_hs>;
97*4882a593Smuzhiyun	pinctrl-2 = <&mmc1_pins_sdr12>;
98*4882a593Smuzhiyun	pinctrl-3 = <&mmc1_pins_sdr25>;
99*4882a593Smuzhiyun	pinctrl-4 = <&mmc1_pins_sdr50>;
100*4882a593Smuzhiyun	pinctrl-5 = <&mmc1_pins_ddr50_rev10>;
101*4882a593Smuzhiyun	pinctrl-6 = <&mmc1_pins_sdr104 &mmc1_iodelay_sdr104_rev10_conf>;
102*4882a593Smuzhiyun	vqmmc-supply = <&ldo1_reg>;
103*4882a593Smuzhiyun};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun&mmc2 {
106*4882a593Smuzhiyun	pinctrl-names = "default", "hs", "ddr_1_8v", "hs200_1_8v";
107*4882a593Smuzhiyun	pinctrl-0 = <&mmc2_pins_default>;
108*4882a593Smuzhiyun	pinctrl-1 = <&mmc2_pins_hs>;
109*4882a593Smuzhiyun	pinctrl-2 = <&mmc2_pins_ddr_rev10>;
110*4882a593Smuzhiyun	pinctrl-3 = <&mmc2_pins_hs200 &mmc2_iodelay_hs200_rev10_conf>;
111*4882a593Smuzhiyun	vmmc-supply = <&evm_1v8_sw>;
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&ipu2 {
115*4882a593Smuzhiyun	status = "okay";
116*4882a593Smuzhiyun	memory-region = <&ipu2_memory_region>;
117*4882a593Smuzhiyun};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun&ipu1 {
120*4882a593Smuzhiyun	status = "okay";
121*4882a593Smuzhiyun	memory-region = <&ipu1_memory_region>;
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&dsp1 {
125*4882a593Smuzhiyun	status = "okay";
126*4882a593Smuzhiyun	memory-region = <&dsp1_memory_region>;
127*4882a593Smuzhiyun};
128