xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/dra72-evm-revc.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2016 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun#include "dra72-evm-common.dtsi"
6*4882a593Smuzhiyun#include "dra72x-mmc-iodelay.dtsi"
7*4882a593Smuzhiyun#include <dt-bindings/net/ti-dp83867.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "TI DRA722 Rev C EVM";
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	memory@0 {
13*4882a593Smuzhiyun		device_type = "memory";
14*4882a593Smuzhiyun		reg = <0x0 0x80000000 0x0 0x80000000>; /* 2GB */
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	reserved-memory {
18*4882a593Smuzhiyun		#address-cells = <2>;
19*4882a593Smuzhiyun		#size-cells = <2>;
20*4882a593Smuzhiyun		ranges;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		ipu2_cma_pool: ipu2_cma@95800000 {
23*4882a593Smuzhiyun			compatible = "shared-dma-pool";
24*4882a593Smuzhiyun			reg = <0x0 0x95800000 0x0 0x3800000>;
25*4882a593Smuzhiyun			reusable;
26*4882a593Smuzhiyun			status = "okay";
27*4882a593Smuzhiyun		};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		dsp1_cma_pool: dsp1_cma@99000000 {
30*4882a593Smuzhiyun			compatible = "shared-dma-pool";
31*4882a593Smuzhiyun			reg = <0x0 0x99000000 0x0 0x4000000>;
32*4882a593Smuzhiyun			reusable;
33*4882a593Smuzhiyun			status = "okay";
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun		ipu1_cma_pool: ipu1_cma@9d000000 {
37*4882a593Smuzhiyun			compatible = "shared-dma-pool";
38*4882a593Smuzhiyun			reg = <0x0 0x9d000000 0x0 0x2000000>;
39*4882a593Smuzhiyun			reusable;
40*4882a593Smuzhiyun			status = "okay";
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	evm_1v8_sw: fixedregulator-evm_1v8 {
45*4882a593Smuzhiyun		compatible = "regulator-fixed";
46*4882a593Smuzhiyun		regulator-name = "evm_1v8";
47*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
48*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
49*4882a593Smuzhiyun		vin-supply = <&smps4_reg>;
50*4882a593Smuzhiyun		regulator-always-on;
51*4882a593Smuzhiyun		regulator-boot-on;
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun&i2c1 {
56*4882a593Smuzhiyun	tps65917: tps65917@58 {
57*4882a593Smuzhiyun		reg = <0x58>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_NONE>;  /* IRQ_SYS_1N */
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun#include "dra72-evm-tps65917.dtsi"
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun&ldo2_reg {
66*4882a593Smuzhiyun	/* LDO2_OUT --> VDDA_1V8_PHY2 */
67*4882a593Smuzhiyun	regulator-always-on;
68*4882a593Smuzhiyun	regulator-boot-on;
69*4882a593Smuzhiyun};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun&hdmi {
72*4882a593Smuzhiyun	vdda-supply = <&ldo2_reg>;
73*4882a593Smuzhiyun};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun&pcf_gpio_21 {
76*4882a593Smuzhiyun	interrupt-parent = <&gpio3>;
77*4882a593Smuzhiyun	interrupts = <30 IRQ_TYPE_EDGE_FALLING>;
78*4882a593Smuzhiyun};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun&mac_sw {
81*4882a593Smuzhiyun	mode-gpios = <&pcf_gpio_21 4 GPIO_ACTIVE_LOW>,
82*4882a593Smuzhiyun		     <&pcf_hdmi 9 GPIO_ACTIVE_LOW>,	/* P11 */
83*4882a593Smuzhiyun		     <&pcf_hdmi 10 GPIO_ACTIVE_LOW>;	/* P12 */
84*4882a593Smuzhiyun	status = "okay";
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&cpsw_port1 {
88*4882a593Smuzhiyun	phy-handle = <&dp83867_0>;
89*4882a593Smuzhiyun	phy-mode = "rgmii-id";
90*4882a593Smuzhiyun	ti,dual-emac-pvid = <1>;
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&cpsw_port2 {
94*4882a593Smuzhiyun	phy-handle = <&dp83867_1>;
95*4882a593Smuzhiyun	phy-mode = "rgmii-id";
96*4882a593Smuzhiyun	ti,dual-emac-pvid = <2>;
97*4882a593Smuzhiyun};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun&davinci_mdio_sw {
100*4882a593Smuzhiyun	dp83867_0: ethernet-phy@2 {
101*4882a593Smuzhiyun		reg = <2>;
102*4882a593Smuzhiyun		ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
103*4882a593Smuzhiyun		ti,tx-internal-delay = <DP83867_RGMIIDCTL_250_PS>;
104*4882a593Smuzhiyun		ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>;
105*4882a593Smuzhiyun		ti,min-output-impedance;
106*4882a593Smuzhiyun		interrupt-parent = <&gpio6>;
107*4882a593Smuzhiyun		interrupts = <16 IRQ_TYPE_EDGE_FALLING>;
108*4882a593Smuzhiyun		ti,dp83867-rxctrl-strap-quirk;
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	dp83867_1: ethernet-phy@3 {
112*4882a593Smuzhiyun		reg = <3>;
113*4882a593Smuzhiyun		ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
114*4882a593Smuzhiyun		ti,tx-internal-delay = <DP83867_RGMIIDCTL_250_PS>;
115*4882a593Smuzhiyun		ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>;
116*4882a593Smuzhiyun		ti,min-output-impedance;
117*4882a593Smuzhiyun		interrupt-parent = <&gpio6>;
118*4882a593Smuzhiyun		interrupts = <16 IRQ_TYPE_EDGE_FALLING>;
119*4882a593Smuzhiyun		ti,dp83867-rxctrl-strap-quirk;
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun&mmc1 {
124*4882a593Smuzhiyun	pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
125*4882a593Smuzhiyun	pinctrl-0 = <&mmc1_pins_default>;
126*4882a593Smuzhiyun	pinctrl-1 = <&mmc1_pins_hs>;
127*4882a593Smuzhiyun	pinctrl-2 = <&mmc1_pins_sdr12>;
128*4882a593Smuzhiyun	pinctrl-3 = <&mmc1_pins_sdr25>;
129*4882a593Smuzhiyun	pinctrl-4 = <&mmc1_pins_sdr50>;
130*4882a593Smuzhiyun	pinctrl-5 = <&mmc1_pins_ddr50_rev20 &mmc1_iodelay_ddr50_conf>;
131*4882a593Smuzhiyun	pinctrl-6 = <&mmc1_pins_sdr104 &mmc1_iodelay_sdr104_rev20_conf>;
132*4882a593Smuzhiyun	vqmmc-supply = <&ldo1_reg>;
133*4882a593Smuzhiyun};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun&mmc2 {
136*4882a593Smuzhiyun	pinctrl-names = "default", "hs", "ddr_1_8v", "hs200_1_8v";
137*4882a593Smuzhiyun	pinctrl-0 = <&mmc2_pins_default>;
138*4882a593Smuzhiyun	pinctrl-1 = <&mmc2_pins_hs>;
139*4882a593Smuzhiyun	pinctrl-2 = <&mmc2_pins_ddr_rev20 &mmc2_iodelay_ddr_conf>;
140*4882a593Smuzhiyun	pinctrl-3 = <&mmc2_pins_hs200 &mmc2_iodelay_hs200_rev20_conf>;
141*4882a593Smuzhiyun	vmmc-supply = <&evm_1v8_sw>;
142*4882a593Smuzhiyun};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun&ipu2 {
145*4882a593Smuzhiyun	status = "okay";
146*4882a593Smuzhiyun	memory-region = <&ipu2_cma_pool>;
147*4882a593Smuzhiyun};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun&ipu1 {
150*4882a593Smuzhiyun	status = "okay";
151*4882a593Smuzhiyun	memory-region = <&ipu1_cma_pool>;
152*4882a593Smuzhiyun};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun&dsp1 {
155*4882a593Smuzhiyun	status = "okay";
156*4882a593Smuzhiyun	memory-region = <&dsp1_cma_pool>;
157*4882a593Smuzhiyun};
158