1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2014-2016 Texas Instruments Incorporated - https://www.ti.com/ 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun/dts-v1/; 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include "dra72x.dtsi" 8*4882a593Smuzhiyun#include "dra7-ipu-dsp-common.dtsi" 9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 10*4882a593Smuzhiyun#include <dt-bindings/clock/ti-dra7-atl.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun compatible = "ti,dra72-evm", "ti,dra722", "ti,dra72", "ti,dra7"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun aliases { 16*4882a593Smuzhiyun display0 = &hdmi0; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun chosen { 20*4882a593Smuzhiyun stdout-path = &uart1; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun evm_12v0: fixedregulator-evm12v0 { 24*4882a593Smuzhiyun /* main supply */ 25*4882a593Smuzhiyun compatible = "regulator-fixed"; 26*4882a593Smuzhiyun regulator-name = "evm_12v0"; 27*4882a593Smuzhiyun regulator-min-microvolt = <12000000>; 28*4882a593Smuzhiyun regulator-max-microvolt = <12000000>; 29*4882a593Smuzhiyun regulator-always-on; 30*4882a593Smuzhiyun regulator-boot-on; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun evm_5v0: fixedregulator-evm5v0 { 34*4882a593Smuzhiyun /* Output 1 of TPS43351QDAPRQ1 on dra72-evm */ 35*4882a593Smuzhiyun /* Output 1 of LM5140QRWGTQ1 on dra71-evm */ 36*4882a593Smuzhiyun compatible = "regulator-fixed"; 37*4882a593Smuzhiyun regulator-name = "evm_5v0"; 38*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 39*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 40*4882a593Smuzhiyun vin-supply = <&evm_12v0>; 41*4882a593Smuzhiyun regulator-always-on; 42*4882a593Smuzhiyun regulator-boot-on; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun evm_3v6: fixedregulator-evm_3v6 { 46*4882a593Smuzhiyun compatible = "regulator-fixed"; 47*4882a593Smuzhiyun regulator-name = "evm_3v6"; 48*4882a593Smuzhiyun regulator-min-microvolt = <3600000>; 49*4882a593Smuzhiyun regulator-max-microvolt = <3600000>; 50*4882a593Smuzhiyun vin-supply = <&evm_5v0>; 51*4882a593Smuzhiyun regulator-always-on; 52*4882a593Smuzhiyun regulator-boot-on; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun vsys_3v3: fixedregulator-vsys3v3 { 56*4882a593Smuzhiyun /* Output 2 of TPS43351QDAPRQ1 on dra72-evm */ 57*4882a593Smuzhiyun /* Output 2 of LM5140QRWGTQ1 on dra71-evm */ 58*4882a593Smuzhiyun compatible = "regulator-fixed"; 59*4882a593Smuzhiyun regulator-name = "vsys_3v3"; 60*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 61*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 62*4882a593Smuzhiyun vin-supply = <&evm_12v0>; 63*4882a593Smuzhiyun regulator-always-on; 64*4882a593Smuzhiyun regulator-boot-on; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun evm_3v3_sw: fixedregulator-evm_3v3 { 68*4882a593Smuzhiyun /* TPS22965DSG */ 69*4882a593Smuzhiyun compatible = "regulator-fixed"; 70*4882a593Smuzhiyun regulator-name = "evm_3v3"; 71*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 72*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 73*4882a593Smuzhiyun vin-supply = <&vsys_3v3>; 74*4882a593Smuzhiyun regulator-always-on; 75*4882a593Smuzhiyun regulator-boot-on; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun aic_dvdd: fixedregulator-aic_dvdd { 79*4882a593Smuzhiyun /* TPS77018DBVT */ 80*4882a593Smuzhiyun compatible = "regulator-fixed"; 81*4882a593Smuzhiyun regulator-name = "aic_dvdd"; 82*4882a593Smuzhiyun vin-supply = <&evm_3v3_sw>; 83*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 84*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun evm_3v3_sd: fixedregulator-sd { 88*4882a593Smuzhiyun compatible = "regulator-fixed"; 89*4882a593Smuzhiyun regulator-name = "evm_3v3_sd"; 90*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 91*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 92*4882a593Smuzhiyun vin-supply = <&evm_3v3_sw>; 93*4882a593Smuzhiyun enable-active-high; 94*4882a593Smuzhiyun gpio = <&pcf_gpio_21 5 GPIO_ACTIVE_HIGH>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun extcon_usb1: extcon_usb1 { 98*4882a593Smuzhiyun compatible = "linux,extcon-usb-gpio"; 99*4882a593Smuzhiyun id-gpio = <&pcf_gpio_21 1 GPIO_ACTIVE_HIGH>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun extcon_usb2: extcon_usb2 { 103*4882a593Smuzhiyun compatible = "linux,extcon-usb-gpio"; 104*4882a593Smuzhiyun id-gpio = <&pcf_gpio_21 2 GPIO_ACTIVE_HIGH>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun hdmi0: connector { 108*4882a593Smuzhiyun compatible = "hdmi-connector"; 109*4882a593Smuzhiyun label = "hdmi"; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun type = "a"; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun port { 114*4882a593Smuzhiyun hdmi_connector_in: endpoint { 115*4882a593Smuzhiyun remote-endpoint = <&tpd12s015_out>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun tpd12s015: encoder { 121*4882a593Smuzhiyun compatible = "ti,tpd12s015"; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun gpios = <&pcf_hdmi 4 GPIO_ACTIVE_HIGH>, /* P4, CT CP HPD */ 124*4882a593Smuzhiyun <&pcf_hdmi 5 GPIO_ACTIVE_HIGH>, /* P5, LS OE */ 125*4882a593Smuzhiyun <&gpio7 12 GPIO_ACTIVE_HIGH>; /* gpio7_12/sp1_cs2, HPD */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun ports { 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <0>; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun port@0 { 132*4882a593Smuzhiyun reg = <0>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun tpd12s015_in: endpoint { 135*4882a593Smuzhiyun remote-endpoint = <&hdmi_out>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun port@1 { 140*4882a593Smuzhiyun reg = <1>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun tpd12s015_out: endpoint { 143*4882a593Smuzhiyun remote-endpoint = <&hdmi_connector_in>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun sound0: sound0 { 150*4882a593Smuzhiyun compatible = "simple-audio-card"; 151*4882a593Smuzhiyun simple-audio-card,name = "DRA7xx-EVM"; 152*4882a593Smuzhiyun simple-audio-card,widgets = 153*4882a593Smuzhiyun "Headphone", "Headphone Jack", 154*4882a593Smuzhiyun "Line", "Line Out", 155*4882a593Smuzhiyun "Microphone", "Mic Jack", 156*4882a593Smuzhiyun "Line", "Line In"; 157*4882a593Smuzhiyun simple-audio-card,routing = 158*4882a593Smuzhiyun "Headphone Jack", "HPLOUT", 159*4882a593Smuzhiyun "Headphone Jack", "HPROUT", 160*4882a593Smuzhiyun "Line Out", "LLOUT", 161*4882a593Smuzhiyun "Line Out", "RLOUT", 162*4882a593Smuzhiyun "MIC3L", "Mic Jack", 163*4882a593Smuzhiyun "MIC3R", "Mic Jack", 164*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 165*4882a593Smuzhiyun "LINE1L", "Line In", 166*4882a593Smuzhiyun "LINE1R", "Line In"; 167*4882a593Smuzhiyun simple-audio-card,format = "dsp_b"; 168*4882a593Smuzhiyun simple-audio-card,bitclock-master = <&sound0_master>; 169*4882a593Smuzhiyun simple-audio-card,frame-master = <&sound0_master>; 170*4882a593Smuzhiyun simple-audio-card,bitclock-inversion; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun sound0_master: simple-audio-card,cpu { 173*4882a593Smuzhiyun sound-dai = <&mcasp3>; 174*4882a593Smuzhiyun system-clock-frequency = <5644800>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun simple-audio-card,codec { 178*4882a593Smuzhiyun sound-dai = <&tlv320aic3106>; 179*4882a593Smuzhiyun clocks = <&atl_clkin2_ck>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun vmmcwl_fixed: fixedregulator-mmcwl { 184*4882a593Smuzhiyun compatible = "regulator-fixed"; 185*4882a593Smuzhiyun regulator-name = "vmmcwl_fixed"; 186*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 187*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 188*4882a593Smuzhiyun gpio = <&gpio5 8 GPIO_ACTIVE_HIGH>; 189*4882a593Smuzhiyun enable-active-high; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun clk_ov5640_fixed: clock { 193*4882a593Smuzhiyun compatible = "fixed-clock"; 194*4882a593Smuzhiyun #clock-cells = <0>; 195*4882a593Smuzhiyun clock-frequency = <24000000>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun}; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun&dra7_pmx_core { 200*4882a593Smuzhiyun dcan1_pins_default: dcan1_pins_default { 201*4882a593Smuzhiyun pinctrl-single,pins = < 202*4882a593Smuzhiyun DRA7XX_CORE_IOPAD(0x37d0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* dcan1_tx */ 203*4882a593Smuzhiyun DRA7XX_CORE_IOPAD(0x3818, PULL_UP | MUX_MODE1) /* wakeup0.dcan1_rx */ 204*4882a593Smuzhiyun >; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun dcan1_pins_sleep: dcan1_pins_sleep { 208*4882a593Smuzhiyun pinctrl-single,pins = < 209*4882a593Smuzhiyun DRA7XX_CORE_IOPAD(0x37d0, MUX_MODE15 | PULL_UP) /* dcan1_tx.off */ 210*4882a593Smuzhiyun DRA7XX_CORE_IOPAD(0x3818, MUX_MODE15 | PULL_UP) /* wakeup0.off */ 211*4882a593Smuzhiyun >; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun}; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun&i2c1 { 216*4882a593Smuzhiyun status = "okay"; 217*4882a593Smuzhiyun clock-frequency = <400000>; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun pcf_lcd: gpio@20 { 220*4882a593Smuzhiyun compatible = "nxp,pcf8575"; 221*4882a593Smuzhiyun reg = <0x20>; 222*4882a593Smuzhiyun gpio-controller; 223*4882a593Smuzhiyun #gpio-cells = <2>; 224*4882a593Smuzhiyun interrupt-controller; 225*4882a593Smuzhiyun #interrupt-cells = <2>; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun pcf_gpio_21: gpio@21 { 229*4882a593Smuzhiyun compatible = "ti,pcf8575", "nxp,pcf8575"; 230*4882a593Smuzhiyun reg = <0x21>; 231*4882a593Smuzhiyun lines-initial-states = <0x1408>; 232*4882a593Smuzhiyun gpio-controller; 233*4882a593Smuzhiyun #gpio-cells = <2>; 234*4882a593Smuzhiyun interrupt-controller; 235*4882a593Smuzhiyun #interrupt-cells = <2>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun tlv320aic3106: tlv320aic3106@19 { 239*4882a593Smuzhiyun #sound-dai-cells = <0>; 240*4882a593Smuzhiyun compatible = "ti,tlv320aic3106"; 241*4882a593Smuzhiyun reg = <0x19>; 242*4882a593Smuzhiyun adc-settle-ms = <40>; 243*4882a593Smuzhiyun ai3x-micbias-vg = <1>; /* 2.0V */ 244*4882a593Smuzhiyun status = "okay"; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* Regulators */ 247*4882a593Smuzhiyun AVDD-supply = <&evm_3v3_sw>; 248*4882a593Smuzhiyun IOVDD-supply = <&evm_3v3_sw>; 249*4882a593Smuzhiyun DRVDD-supply = <&evm_3v3_sw>; 250*4882a593Smuzhiyun DVDD-supply = <&aic_dvdd>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun}; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun&i2c5 { 255*4882a593Smuzhiyun status = "okay"; 256*4882a593Smuzhiyun clock-frequency = <400000>; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun pcf_hdmi: pcf8575@26 { 259*4882a593Smuzhiyun compatible = "ti,pcf8575", "nxp,pcf8575"; 260*4882a593Smuzhiyun reg = <0x26>; 261*4882a593Smuzhiyun gpio-controller; 262*4882a593Smuzhiyun #gpio-cells = <2>; 263*4882a593Smuzhiyun /* 264*4882a593Smuzhiyun * initial state is used here to keep the mdio interface 265*4882a593Smuzhiyun * selected on RU89 through SEL_VIN4_MUX_S0, VIN2_S1 and 266*4882a593Smuzhiyun * VIN2_S0 driven high otherwise Ethernet stops working 267*4882a593Smuzhiyun * VIN6_SEL_S0 is low, thus selecting McASP3 over VIN6 268*4882a593Smuzhiyun */ 269*4882a593Smuzhiyun lines-initial-states = <0x0f2b>; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun p1 { 272*4882a593Smuzhiyun /* vin6_sel_s0: high: VIN6, low: audio */ 273*4882a593Smuzhiyun gpio-hog; 274*4882a593Smuzhiyun gpios = <1 GPIO_ACTIVE_HIGH>; 275*4882a593Smuzhiyun output-low; 276*4882a593Smuzhiyun line-name = "vin6_sel_s0"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun ov5640@3c { 281*4882a593Smuzhiyun compatible = "ovti,ov5640"; 282*4882a593Smuzhiyun reg = <0x3c>; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun clocks = <&clk_ov5640_fixed>; 285*4882a593Smuzhiyun clock-names = "xclk"; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun port { 288*4882a593Smuzhiyun csi2_cam0: endpoint { 289*4882a593Smuzhiyun remote-endpoint = <&csi2_phy0>; 290*4882a593Smuzhiyun clock-lanes = <0>; 291*4882a593Smuzhiyun data-lanes = <1 2>; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun}; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun&uart1 { 299*4882a593Smuzhiyun status = "okay"; 300*4882a593Smuzhiyun interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 301*4882a593Smuzhiyun <&dra7_pmx_core 0x3e0>; 302*4882a593Smuzhiyun}; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun&elm { 305*4882a593Smuzhiyun status = "okay"; 306*4882a593Smuzhiyun}; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun&gpmc { 309*4882a593Smuzhiyun /* 310*4882a593Smuzhiyun * For the existing IOdelay configuration via U-Boot we don't 311*4882a593Smuzhiyun * support NAND on dra72-evm. Keep it disabled. Enabling it 312*4882a593Smuzhiyun * requires a different configuration by U-Boot. 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun status = "disabled"; 315*4882a593Smuzhiyun ranges = <0 0 0x08000000 0x01000000>; /* minimum GPMC partition = 16MB */ 316*4882a593Smuzhiyun nand@0,0 { 317*4882a593Smuzhiyun /* To use NAND, DIP switch SW5 must be set like so: 318*4882a593Smuzhiyun * SW5.1 (NAND_SELn) = ON (LOW) 319*4882a593Smuzhiyun * SW5.9 (GPMC_WPN) = OFF (HIGH) 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun compatible = "ti,omap2-nand"; 322*4882a593Smuzhiyun reg = <0 0 4>; /* device IO registers */ 323*4882a593Smuzhiyun interrupt-parent = <&gpmc>; 324*4882a593Smuzhiyun interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 325*4882a593Smuzhiyun <1 IRQ_TYPE_NONE>; /* termcount */ 326*4882a593Smuzhiyun rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 pin */ 327*4882a593Smuzhiyun ti,nand-xfer-type = "prefetch-dma"; 328*4882a593Smuzhiyun ti,nand-ecc-opt = "bch8"; 329*4882a593Smuzhiyun ti,elm-id = <&elm>; 330*4882a593Smuzhiyun nand-bus-width = <16>; 331*4882a593Smuzhiyun gpmc,device-width = <2>; 332*4882a593Smuzhiyun gpmc,sync-clk-ps = <0>; 333*4882a593Smuzhiyun gpmc,cs-on-ns = <0>; 334*4882a593Smuzhiyun gpmc,cs-rd-off-ns = <80>; 335*4882a593Smuzhiyun gpmc,cs-wr-off-ns = <80>; 336*4882a593Smuzhiyun gpmc,adv-on-ns = <0>; 337*4882a593Smuzhiyun gpmc,adv-rd-off-ns = <60>; 338*4882a593Smuzhiyun gpmc,adv-wr-off-ns = <60>; 339*4882a593Smuzhiyun gpmc,we-on-ns = <10>; 340*4882a593Smuzhiyun gpmc,we-off-ns = <50>; 341*4882a593Smuzhiyun gpmc,oe-on-ns = <4>; 342*4882a593Smuzhiyun gpmc,oe-off-ns = <40>; 343*4882a593Smuzhiyun gpmc,access-ns = <40>; 344*4882a593Smuzhiyun gpmc,wr-access-ns = <80>; 345*4882a593Smuzhiyun gpmc,rd-cycle-ns = <80>; 346*4882a593Smuzhiyun gpmc,wr-cycle-ns = <80>; 347*4882a593Smuzhiyun gpmc,bus-turnaround-ns = <0>; 348*4882a593Smuzhiyun gpmc,cycle2cycle-delay-ns = <0>; 349*4882a593Smuzhiyun gpmc,clk-activation-ns = <0>; 350*4882a593Smuzhiyun gpmc,wr-data-mux-bus-ns = <0>; 351*4882a593Smuzhiyun /* MTD partition table */ 352*4882a593Smuzhiyun /* All SPL-* partitions are sized to minimal length 353*4882a593Smuzhiyun * which can be independently programmable. For 354*4882a593Smuzhiyun * NAND flash this is equal to size of erase-block */ 355*4882a593Smuzhiyun #address-cells = <1>; 356*4882a593Smuzhiyun #size-cells = <1>; 357*4882a593Smuzhiyun partition@0 { 358*4882a593Smuzhiyun label = "NAND.SPL"; 359*4882a593Smuzhiyun reg = <0x00000000 0x000020000>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun partition@1 { 362*4882a593Smuzhiyun label = "NAND.SPL.backup1"; 363*4882a593Smuzhiyun reg = <0x00020000 0x00020000>; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun partition@2 { 366*4882a593Smuzhiyun label = "NAND.SPL.backup2"; 367*4882a593Smuzhiyun reg = <0x00040000 0x00020000>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun partition@3 { 370*4882a593Smuzhiyun label = "NAND.SPL.backup3"; 371*4882a593Smuzhiyun reg = <0x00060000 0x00020000>; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun partition@4 { 374*4882a593Smuzhiyun label = "NAND.u-boot-spl-os"; 375*4882a593Smuzhiyun reg = <0x00080000 0x00040000>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun partition@5 { 378*4882a593Smuzhiyun label = "NAND.u-boot"; 379*4882a593Smuzhiyun reg = <0x000c0000 0x00100000>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun partition@6 { 382*4882a593Smuzhiyun label = "NAND.u-boot-env"; 383*4882a593Smuzhiyun reg = <0x001c0000 0x00020000>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun partition@7 { 386*4882a593Smuzhiyun label = "NAND.u-boot-env.backup1"; 387*4882a593Smuzhiyun reg = <0x001e0000 0x00020000>; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun partition@8 { 390*4882a593Smuzhiyun label = "NAND.kernel"; 391*4882a593Smuzhiyun reg = <0x00200000 0x00800000>; 392*4882a593Smuzhiyun }; 393*4882a593Smuzhiyun partition@9 { 394*4882a593Smuzhiyun label = "NAND.file-system"; 395*4882a593Smuzhiyun reg = <0x00a00000 0x0f600000>; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun}; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun&omap_dwc3_1 { 401*4882a593Smuzhiyun extcon = <&extcon_usb1>; 402*4882a593Smuzhiyun}; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun&omap_dwc3_2 { 405*4882a593Smuzhiyun extcon = <&extcon_usb2>; 406*4882a593Smuzhiyun}; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun&usb1 { 409*4882a593Smuzhiyun dr_mode = "otg"; 410*4882a593Smuzhiyun extcon = <&extcon_usb1>; 411*4882a593Smuzhiyun}; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun&usb2 { 414*4882a593Smuzhiyun dr_mode = "host"; 415*4882a593Smuzhiyun extcon = <&extcon_usb2>; 416*4882a593Smuzhiyun}; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun&mmc1 { 419*4882a593Smuzhiyun status = "okay"; 420*4882a593Smuzhiyun pinctrl-names = "default"; 421*4882a593Smuzhiyun pinctrl-0 = <&mmc1_pins_default>; 422*4882a593Smuzhiyun vmmc-supply = <&evm_3v3_sd>; 423*4882a593Smuzhiyun bus-width = <4>; 424*4882a593Smuzhiyun /* 425*4882a593Smuzhiyun * SDCD signal is not being used here - using the fact that GPIO mode 426*4882a593Smuzhiyun * is a viable alternative 427*4882a593Smuzhiyun */ 428*4882a593Smuzhiyun cd-gpios = <&gpio6 27 GPIO_ACTIVE_LOW>; 429*4882a593Smuzhiyun max-frequency = <192000000>; 430*4882a593Smuzhiyun}; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun&mmc2 { 433*4882a593Smuzhiyun /* SW5-3 in ON position */ 434*4882a593Smuzhiyun status = "okay"; 435*4882a593Smuzhiyun pinctrl-names = "default"; 436*4882a593Smuzhiyun pinctrl-0 = <&mmc2_pins_default>; 437*4882a593Smuzhiyun bus-width = <8>; 438*4882a593Smuzhiyun non-removable; 439*4882a593Smuzhiyun max-frequency = <192000000>; 440*4882a593Smuzhiyun}; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun&mmc4 { 443*4882a593Smuzhiyun status = "okay"; 444*4882a593Smuzhiyun vmmc-supply = <&evm_3v6>; 445*4882a593Smuzhiyun vqmmc-supply = <&vmmcwl_fixed>; 446*4882a593Smuzhiyun bus-width = <4>; 447*4882a593Smuzhiyun cap-power-off-card; 448*4882a593Smuzhiyun keep-power-in-suspend; 449*4882a593Smuzhiyun non-removable; 450*4882a593Smuzhiyun pinctrl-names = "default", "hs", "sdr12", "sdr25"; 451*4882a593Smuzhiyun pinctrl-0 = <&mmc4_pins_default>; 452*4882a593Smuzhiyun pinctrl-1 = <&mmc4_pins_default>; 453*4882a593Smuzhiyun pinctrl-2 = <&mmc4_pins_default>; 454*4882a593Smuzhiyun pinctrl-3 = <&mmc4_pins_default>; 455*4882a593Smuzhiyun #address-cells = <1>; 456*4882a593Smuzhiyun #size-cells = <0>; 457*4882a593Smuzhiyun wifi@2 { 458*4882a593Smuzhiyun compatible = "ti,wl1835"; 459*4882a593Smuzhiyun reg = <2>; 460*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 461*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_EDGE_RISING>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun}; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun&dcan1 { 466*4882a593Smuzhiyun status = "okay"; 467*4882a593Smuzhiyun pinctrl-names = "default", "sleep", "active"; 468*4882a593Smuzhiyun pinctrl-0 = <&dcan1_pins_sleep>; 469*4882a593Smuzhiyun pinctrl-1 = <&dcan1_pins_sleep>; 470*4882a593Smuzhiyun pinctrl-2 = <&dcan1_pins_default>; 471*4882a593Smuzhiyun}; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun&qspi { 474*4882a593Smuzhiyun status = "okay"; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun spi-max-frequency = <76800000>; 477*4882a593Smuzhiyun m25p80@0 { 478*4882a593Smuzhiyun compatible = "s25fl256s1"; 479*4882a593Smuzhiyun spi-max-frequency = <76800000>; 480*4882a593Smuzhiyun reg = <0>; 481*4882a593Smuzhiyun spi-tx-bus-width = <1>; 482*4882a593Smuzhiyun spi-rx-bus-width = <4>; 483*4882a593Smuzhiyun #address-cells = <1>; 484*4882a593Smuzhiyun #size-cells = <1>; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* MTD partition table. 487*4882a593Smuzhiyun * The ROM checks the first four physical blocks 488*4882a593Smuzhiyun * for a valid file to boot and the flash here is 489*4882a593Smuzhiyun * 64KiB block size. 490*4882a593Smuzhiyun */ 491*4882a593Smuzhiyun partition@0 { 492*4882a593Smuzhiyun label = "QSPI.SPL"; 493*4882a593Smuzhiyun reg = <0x00000000 0x000010000>; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun partition@1 { 496*4882a593Smuzhiyun label = "QSPI.SPL.backup1"; 497*4882a593Smuzhiyun reg = <0x00010000 0x00010000>; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun partition@2 { 500*4882a593Smuzhiyun label = "QSPI.SPL.backup2"; 501*4882a593Smuzhiyun reg = <0x00020000 0x00010000>; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun partition@3 { 504*4882a593Smuzhiyun label = "QSPI.SPL.backup3"; 505*4882a593Smuzhiyun reg = <0x00030000 0x00010000>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun partition@4 { 508*4882a593Smuzhiyun label = "QSPI.u-boot"; 509*4882a593Smuzhiyun reg = <0x00040000 0x00100000>; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun partition@5 { 512*4882a593Smuzhiyun label = "QSPI.u-boot-spl-os"; 513*4882a593Smuzhiyun reg = <0x00140000 0x00080000>; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun partition@6 { 516*4882a593Smuzhiyun label = "QSPI.u-boot-env"; 517*4882a593Smuzhiyun reg = <0x001c0000 0x00010000>; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun partition@7 { 520*4882a593Smuzhiyun label = "QSPI.u-boot-env.backup1"; 521*4882a593Smuzhiyun reg = <0x001d0000 0x0010000>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun partition@8 { 524*4882a593Smuzhiyun label = "QSPI.kernel"; 525*4882a593Smuzhiyun reg = <0x001e0000 0x0800000>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun partition@9 { 528*4882a593Smuzhiyun label = "QSPI.file-system"; 529*4882a593Smuzhiyun reg = <0x009e0000 0x01620000>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun}; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun&dss { 535*4882a593Smuzhiyun status = "okay"; 536*4882a593Smuzhiyun}; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun&hdmi { 539*4882a593Smuzhiyun status = "okay"; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun port { 542*4882a593Smuzhiyun hdmi_out: endpoint { 543*4882a593Smuzhiyun remote-endpoint = <&tpd12s015_in>; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun}; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun&atl { 549*4882a593Smuzhiyun assigned-clocks = <&abe_dpll_sys_clk_mux>, 550*4882a593Smuzhiyun <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>, 551*4882a593Smuzhiyun <&dpll_abe_ck>, 552*4882a593Smuzhiyun <&dpll_abe_m2x2_ck>, 553*4882a593Smuzhiyun <&atl_clkin2_ck>; 554*4882a593Smuzhiyun assigned-clock-parents = <&sys_clkin2>, <&dpll_abe_m2_ck>; 555*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, <180633600>, <361267200>, <5644800>; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun status = "okay"; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun atl2 { 560*4882a593Smuzhiyun bws = <DRA7_ATL_WS_MCASP2_FSX>; 561*4882a593Smuzhiyun aws = <DRA7_ATL_WS_MCASP3_FSX>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun}; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun&mcasp3 { 566*4882a593Smuzhiyun #sound-dai-cells = <0>; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; 569*4882a593Smuzhiyun assigned-clock-parents = <&atl_clkin2_ck>; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun status = "okay"; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun op-mode = <0>; /* MCASP_IIS_MODE */ 574*4882a593Smuzhiyun tdm-slots = <2>; 575*4882a593Smuzhiyun /* 4 serializer */ 576*4882a593Smuzhiyun serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */ 577*4882a593Smuzhiyun 1 2 0 0 578*4882a593Smuzhiyun >; 579*4882a593Smuzhiyun tx-num-evt = <32>; 580*4882a593Smuzhiyun rx-num-evt = <32>; 581*4882a593Smuzhiyun}; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun&pcie1_rc { 584*4882a593Smuzhiyun status = "okay"; 585*4882a593Smuzhiyun}; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun&csi2_0 { 588*4882a593Smuzhiyun csi2_phy0: endpoint { 589*4882a593Smuzhiyun remote-endpoint = <&csi2_cam0>; 590*4882a593Smuzhiyun clock-lanes = <0>; 591*4882a593Smuzhiyun data-lanes = <1 2>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun}; 594