1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 3*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/ { 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <1>; 10*4882a593Smuzhiyun compatible = "marvell,dove"; 11*4882a593Smuzhiyun model = "Marvell Armada 88AP510 SoC"; 12*4882a593Smuzhiyun interrupt-parent = <&intc>; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun aliases { 15*4882a593Smuzhiyun gpio0 = &gpio0; 16*4882a593Smuzhiyun gpio1 = &gpio1; 17*4882a593Smuzhiyun gpio2 = &gpio2; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun cpus { 21*4882a593Smuzhiyun #address-cells = <1>; 22*4882a593Smuzhiyun #size-cells = <0>; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun cpu0: cpu@0 { 25*4882a593Smuzhiyun compatible = "marvell,pj4a", "marvell,sheeva-v7"; 26*4882a593Smuzhiyun device_type = "cpu"; 27*4882a593Smuzhiyun next-level-cache = <&l2>; 28*4882a593Smuzhiyun reg = <0>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun l2: l2-cache { 33*4882a593Smuzhiyun compatible = "marvell,tauros2-cache"; 34*4882a593Smuzhiyun marvell,tauros2-cache-features = <0>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun gpu-subsystem { 38*4882a593Smuzhiyun compatible = "marvell,dove-gpu-subsystem"; 39*4882a593Smuzhiyun cores = <&gpu>; 40*4882a593Smuzhiyun status = "disabled"; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun i2c-mux { 44*4882a593Smuzhiyun compatible = "i2c-mux-pinctrl"; 45*4882a593Smuzhiyun #address-cells = <1>; 46*4882a593Smuzhiyun #size-cells = <0>; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun i2c-parent = <&i2c>; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun pinctrl-names = "i2c0", "i2c1", "i2c2"; 51*4882a593Smuzhiyun pinctrl-0 = <&pmx_i2cmux_0>; 52*4882a593Smuzhiyun pinctrl-1 = <&pmx_i2cmux_1>; 53*4882a593Smuzhiyun pinctrl-2 = <&pmx_i2cmux_2>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun i2c0: i2c@0 { 56*4882a593Smuzhiyun reg = <0>; 57*4882a593Smuzhiyun #address-cells = <1>; 58*4882a593Smuzhiyun #size-cells = <0>; 59*4882a593Smuzhiyun status = "okay"; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun i2c1: i2c@1 { 63*4882a593Smuzhiyun reg = <1>; 64*4882a593Smuzhiyun #address-cells = <1>; 65*4882a593Smuzhiyun #size-cells = <0>; 66*4882a593Smuzhiyun /* Requires pmx_i2c1 on i2c controller node */ 67*4882a593Smuzhiyun status = "disabled"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun i2c2: i2c@2 { 71*4882a593Smuzhiyun reg = <2>; 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <0>; 74*4882a593Smuzhiyun /* Requires pmx_i2c2 on i2c controller node */ 75*4882a593Smuzhiyun status = "disabled"; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun mbus { 80*4882a593Smuzhiyun compatible = "marvell,dove-mbus", "marvell,mbus", "simple-bus"; 81*4882a593Smuzhiyun #address-cells = <2>; 82*4882a593Smuzhiyun #size-cells = <1>; 83*4882a593Smuzhiyun controller = <&mbusc>; 84*4882a593Smuzhiyun pcie-mem-aperture = <0xe0000000 0x10000000>; /* 256M MEM space */ 85*4882a593Smuzhiyun pcie-io-aperture = <0xf2000000 0x00200000>; /* 2M I/O space */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x0100000 /* MBUS regs 1M */ 88*4882a593Smuzhiyun MBUS_ID(0xf0, 0x02) 0 0xf1800000 0x1000000 /* AXI regs 16M */ 89*4882a593Smuzhiyun MBUS_ID(0x01, 0xfd) 0 0xf8000000 0x8000000 /* BootROM 128M */ 90*4882a593Smuzhiyun MBUS_ID(0x03, 0x01) 0 0xc8000000 0x0100000 /* CESA SRAM 1M */ 91*4882a593Smuzhiyun MBUS_ID(0x0d, 0x00) 0 0xf0000000 0x0100000>; /* PMU SRAM 1M */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun pcie: pcie { 94*4882a593Smuzhiyun compatible = "marvell,dove-pcie"; 95*4882a593Smuzhiyun status = "disabled"; 96*4882a593Smuzhiyun device_type = "pci"; 97*4882a593Smuzhiyun #address-cells = <3>; 98*4882a593Smuzhiyun #size-cells = <2>; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun msi-parent = <&intc>; 101*4882a593Smuzhiyun bus-range = <0x00 0xff>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun ranges = <0x82000000 0x0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x2000 104*4882a593Smuzhiyun 0x82000000 0x0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x2000 105*4882a593Smuzhiyun 0x82000000 0x1 0x0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 Mem */ 106*4882a593Smuzhiyun 0x81000000 0x1 0x0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 I/O */ 107*4882a593Smuzhiyun 0x82000000 0x2 0x0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 1.0 Mem */ 108*4882a593Smuzhiyun 0x81000000 0x2 0x0 MBUS_ID(0x08, 0xe0) 0 1 0>; /* Port 1.0 I/O */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun pcie0: pcie@1 { 111*4882a593Smuzhiyun device_type = "pci"; 112*4882a593Smuzhiyun status = "disabled"; 113*4882a593Smuzhiyun assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; 114*4882a593Smuzhiyun reg = <0x0800 0 0 0 0>; 115*4882a593Smuzhiyun clocks = <&gate_clk 4>; 116*4882a593Smuzhiyun marvell,pcie-port = <0>; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #address-cells = <3>; 119*4882a593Smuzhiyun #size-cells = <2>; 120*4882a593Smuzhiyun ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 121*4882a593Smuzhiyun 0x81000000 0 0 0x81000000 0x1 0 1 0>; 122*4882a593Smuzhiyun bus-range = <0x00 0xff>; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #interrupt-cells = <1>; 125*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 126*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &intc 16>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun pcie1: pcie@2 { 130*4882a593Smuzhiyun device_type = "pci"; 131*4882a593Smuzhiyun status = "disabled"; 132*4882a593Smuzhiyun assigned-addresses = <0x82002800 0 0x80000 0 0x2000>; 133*4882a593Smuzhiyun reg = <0x1000 0 0 0 0>; 134*4882a593Smuzhiyun clocks = <&gate_clk 5>; 135*4882a593Smuzhiyun marvell,pcie-port = <1>; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #address-cells = <3>; 138*4882a593Smuzhiyun #size-cells = <2>; 139*4882a593Smuzhiyun ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 140*4882a593Smuzhiyun 0x81000000 0 0 0x81000000 0x2 0 1 0>; 141*4882a593Smuzhiyun bus-range = <0x00 0xff>; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #interrupt-cells = <1>; 144*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 145*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &intc 18>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun internal-regs { 150*4882a593Smuzhiyun compatible = "simple-bus"; 151*4882a593Smuzhiyun #address-cells = <1>; 152*4882a593Smuzhiyun #size-cells = <1>; 153*4882a593Smuzhiyun ranges = <0x00000000 MBUS_ID(0xf0, 0x01) 0 0x0100000 /* MBUS regs 1M */ 154*4882a593Smuzhiyun 0x00800000 MBUS_ID(0xf0, 0x02) 0 0x1000000 /* AXI regs 16M */ 155*4882a593Smuzhiyun 0xffffe000 MBUS_ID(0x03, 0x01) 0 0x0000800 /* CESA SRAM 2k */ 156*4882a593Smuzhiyun 0xfffff000 MBUS_ID(0x0d, 0x00) 0 0x0000800>; /* PMU SRAM 2k */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun spi0: spi@10600 { 159*4882a593Smuzhiyun compatible = "marvell,orion-spi"; 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <0>; 162*4882a593Smuzhiyun cell-index = <0>; 163*4882a593Smuzhiyun interrupts = <6>; 164*4882a593Smuzhiyun reg = <0x10600 0x28>; 165*4882a593Smuzhiyun clocks = <&core_clk 0>; 166*4882a593Smuzhiyun pinctrl-0 = <&pmx_spi0>; 167*4882a593Smuzhiyun pinctrl-names = "default"; 168*4882a593Smuzhiyun status = "disabled"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun i2c: i2c@11000 { 172*4882a593Smuzhiyun compatible = "marvell,mv64xxx-i2c"; 173*4882a593Smuzhiyun reg = <0x11000 0x20>; 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <0>; 176*4882a593Smuzhiyun interrupts = <11>; 177*4882a593Smuzhiyun clock-frequency = <400000>; 178*4882a593Smuzhiyun clocks = <&core_clk 0>; 179*4882a593Smuzhiyun status = "okay"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun uart0: serial@12000 { 183*4882a593Smuzhiyun compatible = "ns16550a"; 184*4882a593Smuzhiyun reg = <0x12000 0x100>; 185*4882a593Smuzhiyun reg-shift = <2>; 186*4882a593Smuzhiyun interrupts = <7>; 187*4882a593Smuzhiyun clocks = <&core_clk 0>; 188*4882a593Smuzhiyun status = "disabled"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun uart1: serial@12100 { 192*4882a593Smuzhiyun compatible = "ns16550a"; 193*4882a593Smuzhiyun reg = <0x12100 0x100>; 194*4882a593Smuzhiyun reg-shift = <2>; 195*4882a593Smuzhiyun interrupts = <8>; 196*4882a593Smuzhiyun clocks = <&core_clk 0>; 197*4882a593Smuzhiyun pinctrl-0 = <&pmx_uart1>; 198*4882a593Smuzhiyun pinctrl-names = "default"; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun uart2: serial@12200 { 203*4882a593Smuzhiyun compatible = "ns16550a"; 204*4882a593Smuzhiyun reg = <0x12200 0x100>; 205*4882a593Smuzhiyun reg-shift = <2>; 206*4882a593Smuzhiyun interrupts = <9>; 207*4882a593Smuzhiyun clocks = <&core_clk 0>; 208*4882a593Smuzhiyun status = "disabled"; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun uart3: serial@12300 { 212*4882a593Smuzhiyun compatible = "ns16550a"; 213*4882a593Smuzhiyun reg = <0x12300 0x100>; 214*4882a593Smuzhiyun reg-shift = <2>; 215*4882a593Smuzhiyun interrupts = <10>; 216*4882a593Smuzhiyun clocks = <&core_clk 0>; 217*4882a593Smuzhiyun status = "disabled"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun spi1: spi@14600 { 221*4882a593Smuzhiyun compatible = "marvell,orion-spi"; 222*4882a593Smuzhiyun #address-cells = <1>; 223*4882a593Smuzhiyun #size-cells = <0>; 224*4882a593Smuzhiyun cell-index = <1>; 225*4882a593Smuzhiyun interrupts = <5>; 226*4882a593Smuzhiyun reg = <0x14600 0x28>; 227*4882a593Smuzhiyun clocks = <&core_clk 0>; 228*4882a593Smuzhiyun status = "disabled"; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun mbusc: mbus-ctrl@20000 { 232*4882a593Smuzhiyun compatible = "marvell,mbus-controller"; 233*4882a593Smuzhiyun reg = <0x20000 0x80>, <0x800100 0x8>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun sysc: system-ctrl@20000 { 237*4882a593Smuzhiyun compatible = "marvell,orion-system-controller"; 238*4882a593Smuzhiyun reg = <0x20000 0x110>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun bridge_intc: bridge-interrupt-ctrl@20110 { 242*4882a593Smuzhiyun compatible = "marvell,orion-bridge-intc"; 243*4882a593Smuzhiyun interrupt-controller; 244*4882a593Smuzhiyun #interrupt-cells = <1>; 245*4882a593Smuzhiyun reg = <0x20110 0x8>; 246*4882a593Smuzhiyun interrupts = <0>; 247*4882a593Smuzhiyun marvell,#interrupts = <5>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun intc: interrupt-controller@20200 { 251*4882a593Smuzhiyun compatible = "marvell,orion-intc"; 252*4882a593Smuzhiyun interrupt-controller; 253*4882a593Smuzhiyun #interrupt-cells = <1>; 254*4882a593Smuzhiyun reg = <0x20200 0x10>, <0x20210 0x10>; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun timer: timer@20300 { 258*4882a593Smuzhiyun compatible = "marvell,orion-timer"; 259*4882a593Smuzhiyun reg = <0x20300 0x20>; 260*4882a593Smuzhiyun interrupt-parent = <&bridge_intc>; 261*4882a593Smuzhiyun interrupts = <1>, <2>; 262*4882a593Smuzhiyun clocks = <&core_clk 0>; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun watchdog@20300 { 266*4882a593Smuzhiyun compatible = "marvell,orion-wdt"; 267*4882a593Smuzhiyun reg = <0x20300 0x28>, <0x20108 0x4>; 268*4882a593Smuzhiyun interrupt-parent = <&bridge_intc>; 269*4882a593Smuzhiyun interrupts = <3>; 270*4882a593Smuzhiyun clocks = <&core_clk 0>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun crypto: crypto-engine@30000 { 274*4882a593Smuzhiyun compatible = "marvell,dove-crypto"; 275*4882a593Smuzhiyun reg = <0x30000 0x10000>; 276*4882a593Smuzhiyun reg-names = "regs"; 277*4882a593Smuzhiyun interrupts = <31>; 278*4882a593Smuzhiyun clocks = <&gate_clk 15>; 279*4882a593Smuzhiyun marvell,crypto-srams = <&crypto_sram>; 280*4882a593Smuzhiyun marvell,crypto-sram-size = <0x800>; 281*4882a593Smuzhiyun status = "okay"; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun ehci0: usb-host@50000 { 285*4882a593Smuzhiyun compatible = "marvell,orion-ehci"; 286*4882a593Smuzhiyun reg = <0x50000 0x1000>; 287*4882a593Smuzhiyun interrupts = <24>; 288*4882a593Smuzhiyun clocks = <&gate_clk 0>; 289*4882a593Smuzhiyun status = "okay"; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun ehci1: usb-host@51000 { 293*4882a593Smuzhiyun compatible = "marvell,orion-ehci"; 294*4882a593Smuzhiyun reg = <0x51000 0x1000>; 295*4882a593Smuzhiyun interrupts = <25>; 296*4882a593Smuzhiyun clocks = <&gate_clk 1>; 297*4882a593Smuzhiyun status = "okay"; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun xor0: dma-engine@60800 { 301*4882a593Smuzhiyun compatible = "marvell,orion-xor"; 302*4882a593Smuzhiyun reg = <0x60800 0x100 303*4882a593Smuzhiyun 0x60a00 0x100>; 304*4882a593Smuzhiyun clocks = <&gate_clk 23>; 305*4882a593Smuzhiyun status = "okay"; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun channel0 { 308*4882a593Smuzhiyun interrupts = <39>; 309*4882a593Smuzhiyun dmacap,memcpy; 310*4882a593Smuzhiyun dmacap,xor; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun channel1 { 314*4882a593Smuzhiyun interrupts = <40>; 315*4882a593Smuzhiyun dmacap,memcpy; 316*4882a593Smuzhiyun dmacap,xor; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun xor1: dma-engine@60900 { 321*4882a593Smuzhiyun compatible = "marvell,orion-xor"; 322*4882a593Smuzhiyun reg = <0x60900 0x100 323*4882a593Smuzhiyun 0x60b00 0x100>; 324*4882a593Smuzhiyun clocks = <&gate_clk 24>; 325*4882a593Smuzhiyun status = "okay"; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun channel0 { 328*4882a593Smuzhiyun interrupts = <42>; 329*4882a593Smuzhiyun dmacap,memcpy; 330*4882a593Smuzhiyun dmacap,xor; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun channel1 { 334*4882a593Smuzhiyun interrupts = <43>; 335*4882a593Smuzhiyun dmacap,memcpy; 336*4882a593Smuzhiyun dmacap,xor; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun sdio1: sdio-host@90000 { 341*4882a593Smuzhiyun compatible = "marvell,dove-sdhci"; 342*4882a593Smuzhiyun reg = <0x90000 0x100>; 343*4882a593Smuzhiyun interrupts = <36>, <38>; 344*4882a593Smuzhiyun clocks = <&gate_clk 9>; 345*4882a593Smuzhiyun pinctrl-0 = <&pmx_sdio1>; 346*4882a593Smuzhiyun pinctrl-names = "default"; 347*4882a593Smuzhiyun status = "disabled"; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun eth: ethernet-ctrl@72000 { 351*4882a593Smuzhiyun compatible = "marvell,orion-eth"; 352*4882a593Smuzhiyun #address-cells = <1>; 353*4882a593Smuzhiyun #size-cells = <0>; 354*4882a593Smuzhiyun reg = <0x72000 0x4000>; 355*4882a593Smuzhiyun clocks = <&gate_clk 2>; 356*4882a593Smuzhiyun marvell,tx-checksum-limit = <1600>; 357*4882a593Smuzhiyun status = "disabled"; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun ethernet-port@0 { 360*4882a593Smuzhiyun compatible = "marvell,orion-eth-port"; 361*4882a593Smuzhiyun reg = <0>; 362*4882a593Smuzhiyun interrupts = <29>; 363*4882a593Smuzhiyun /* overwrite MAC address in bootloader */ 364*4882a593Smuzhiyun local-mac-address = [00 00 00 00 00 00]; 365*4882a593Smuzhiyun phy-handle = <ðphy>; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun mdio: mdio-bus@72004 { 370*4882a593Smuzhiyun compatible = "marvell,orion-mdio"; 371*4882a593Smuzhiyun #address-cells = <1>; 372*4882a593Smuzhiyun #size-cells = <0>; 373*4882a593Smuzhiyun reg = <0x72004 0x84>; 374*4882a593Smuzhiyun interrupts = <30>; 375*4882a593Smuzhiyun clocks = <&gate_clk 2>; 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun ethphy: ethernet-phy { 379*4882a593Smuzhiyun /* set phy address in board file */ 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun sdio0: sdio-host@92000 { 384*4882a593Smuzhiyun compatible = "marvell,dove-sdhci"; 385*4882a593Smuzhiyun reg = <0x92000 0x100>; 386*4882a593Smuzhiyun interrupts = <35>, <37>; 387*4882a593Smuzhiyun clocks = <&gate_clk 8>; 388*4882a593Smuzhiyun pinctrl-0 = <&pmx_sdio0>; 389*4882a593Smuzhiyun pinctrl-names = "default"; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun sata0: sata-host@a0000 { 394*4882a593Smuzhiyun compatible = "marvell,orion-sata"; 395*4882a593Smuzhiyun reg = <0xa0000 0x2400>; 396*4882a593Smuzhiyun interrupts = <62>; 397*4882a593Smuzhiyun clocks = <&gate_clk 3>; 398*4882a593Smuzhiyun phys = <&sata_phy0>; 399*4882a593Smuzhiyun phy-names = "port0"; 400*4882a593Smuzhiyun nr-ports = <1>; 401*4882a593Smuzhiyun status = "disabled"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun sata_phy0: sata-phy@a2000 { 405*4882a593Smuzhiyun compatible = "marvell,mvebu-sata-phy"; 406*4882a593Smuzhiyun reg = <0xa2000 0x0334>; 407*4882a593Smuzhiyun clocks = <&gate_clk 3>; 408*4882a593Smuzhiyun clock-names = "sata"; 409*4882a593Smuzhiyun #phy-cells = <0>; 410*4882a593Smuzhiyun status = "ok"; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun audio0: audio-controller@b0000 { 414*4882a593Smuzhiyun compatible = "marvell,dove-audio"; 415*4882a593Smuzhiyun reg = <0xb0000 0x2210>; 416*4882a593Smuzhiyun interrupts = <19>, <20>; 417*4882a593Smuzhiyun clocks = <&gate_clk 12>; 418*4882a593Smuzhiyun clock-names = "internal"; 419*4882a593Smuzhiyun status = "disabled"; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun audio1: audio-controller@b4000 { 423*4882a593Smuzhiyun compatible = "marvell,dove-audio"; 424*4882a593Smuzhiyun reg = <0xb4000 0x2210>; 425*4882a593Smuzhiyun interrupts = <21>, <22>; 426*4882a593Smuzhiyun clocks = <&gate_clk 13>; 427*4882a593Smuzhiyun clock-names = "internal"; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun pmu: power-management@d0000 { 432*4882a593Smuzhiyun compatible = "marvell,dove-pmu", "simple-bus"; 433*4882a593Smuzhiyun reg = <0xd0000 0x8000>, <0xd8000 0x8000>; 434*4882a593Smuzhiyun ranges = <0x00000000 0x000d0000 0x8000 435*4882a593Smuzhiyun 0x00008000 0x000d8000 0x8000>; 436*4882a593Smuzhiyun interrupts = <33>; 437*4882a593Smuzhiyun interrupt-controller; 438*4882a593Smuzhiyun #address-cells = <1>; 439*4882a593Smuzhiyun #size-cells = <1>; 440*4882a593Smuzhiyun #interrupt-cells = <1>; 441*4882a593Smuzhiyun #reset-cells = <1>; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun domains { 444*4882a593Smuzhiyun vpu_domain: vpu-domain { 445*4882a593Smuzhiyun #power-domain-cells = <0>; 446*4882a593Smuzhiyun marvell,pmu_pwr_mask = <0x00000008>; 447*4882a593Smuzhiyun marvell,pmu_iso_mask = <0x00000001>; 448*4882a593Smuzhiyun resets = <&pmu 16>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun gpu_domain: gpu-domain { 452*4882a593Smuzhiyun #power-domain-cells = <0>; 453*4882a593Smuzhiyun marvell,pmu_pwr_mask = <0x00000004>; 454*4882a593Smuzhiyun marvell,pmu_iso_mask = <0x00000002>; 455*4882a593Smuzhiyun resets = <&pmu 18>; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun thermal: thermal-diode@1c { 460*4882a593Smuzhiyun compatible = "marvell,dove-thermal"; 461*4882a593Smuzhiyun reg = <0x001c 0x0c>, <0x005c 0x08>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun gate_clk: clock-gating-ctrl@38 { 465*4882a593Smuzhiyun compatible = "marvell,dove-gating-clock"; 466*4882a593Smuzhiyun reg = <0x0038 0x4>; 467*4882a593Smuzhiyun clocks = <&core_clk 0>; 468*4882a593Smuzhiyun #clock-cells = <1>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun divider_clk: core-clock@64 { 472*4882a593Smuzhiyun compatible = "marvell,dove-divider-clock"; 473*4882a593Smuzhiyun reg = <0x0064 0x8>; 474*4882a593Smuzhiyun #clock-cells = <1>; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun pinctrl: pin-ctrl@200 { 478*4882a593Smuzhiyun compatible = "marvell,dove-pinctrl"; 479*4882a593Smuzhiyun reg = <0x0200 0x14>, 480*4882a593Smuzhiyun <0x0440 0x04>; 481*4882a593Smuzhiyun clocks = <&gate_clk 22>; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun pmx_gpio_0: pmx-gpio-0 { 484*4882a593Smuzhiyun marvell,pins = "mpp0"; 485*4882a593Smuzhiyun marvell,function = "gpio"; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun pmx_gpio_1: pmx-gpio-1 { 489*4882a593Smuzhiyun marvell,pins = "mpp1"; 490*4882a593Smuzhiyun marvell,function = "gpio"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun pmx_gpio_2: pmx-gpio-2 { 494*4882a593Smuzhiyun marvell,pins = "mpp2"; 495*4882a593Smuzhiyun marvell,function = "gpio"; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun pmx_gpio_3: pmx-gpio-3 { 499*4882a593Smuzhiyun marvell,pins = "mpp3"; 500*4882a593Smuzhiyun marvell,function = "gpio"; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun pmx_gpio_4: pmx-gpio-4 { 504*4882a593Smuzhiyun marvell,pins = "mpp4"; 505*4882a593Smuzhiyun marvell,function = "gpio"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun pmx_gpio_5: pmx-gpio-5 { 509*4882a593Smuzhiyun marvell,pins = "mpp5"; 510*4882a593Smuzhiyun marvell,function = "gpio"; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun pmx_gpio_6: pmx-gpio-6 { 514*4882a593Smuzhiyun marvell,pins = "mpp6"; 515*4882a593Smuzhiyun marvell,function = "gpio"; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun pmx_gpio_7: pmx-gpio-7 { 519*4882a593Smuzhiyun marvell,pins = "mpp7"; 520*4882a593Smuzhiyun marvell,function = "gpio"; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun pmx_gpio_8: pmx-gpio-8 { 524*4882a593Smuzhiyun marvell,pins = "mpp8"; 525*4882a593Smuzhiyun marvell,function = "gpio"; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun pmx_gpio_9: pmx-gpio-9 { 529*4882a593Smuzhiyun marvell,pins = "mpp9"; 530*4882a593Smuzhiyun marvell,function = "gpio"; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun pmx_pcie1_clkreq: pmx-pcie1-clkreq { 534*4882a593Smuzhiyun marvell,pins = "mpp9"; 535*4882a593Smuzhiyun marvell,function = "pex1"; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun pmx_gpio_10: pmx-gpio-10 { 539*4882a593Smuzhiyun marvell,pins = "mpp10"; 540*4882a593Smuzhiyun marvell,function = "gpio"; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun pmx_gpio_11: pmx-gpio-11 { 544*4882a593Smuzhiyun marvell,pins = "mpp11"; 545*4882a593Smuzhiyun marvell,function = "gpio"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun pmx_pcie0_clkreq: pmx-pcie0-clkreq { 549*4882a593Smuzhiyun marvell,pins = "mpp11"; 550*4882a593Smuzhiyun marvell,function = "pex0"; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun pmx_gpio_12: pmx-gpio-12 { 554*4882a593Smuzhiyun marvell,pins = "mpp12"; 555*4882a593Smuzhiyun marvell,function = "gpio"; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun pmx_gpio_13: pmx-gpio-13 { 559*4882a593Smuzhiyun marvell,pins = "mpp13"; 560*4882a593Smuzhiyun marvell,function = "gpio"; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun pmx_audio1_extclk: pmx-audio1-extclk { 564*4882a593Smuzhiyun marvell,pins = "mpp13"; 565*4882a593Smuzhiyun marvell,function = "audio1"; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun pmx_gpio_14: pmx-gpio-14 { 569*4882a593Smuzhiyun marvell,pins = "mpp14"; 570*4882a593Smuzhiyun marvell,function = "gpio"; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun pmx_gpio_15: pmx-gpio-15 { 574*4882a593Smuzhiyun marvell,pins = "mpp15"; 575*4882a593Smuzhiyun marvell,function = "gpio"; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun pmx_gpio_16: pmx-gpio-16 { 579*4882a593Smuzhiyun marvell,pins = "mpp16"; 580*4882a593Smuzhiyun marvell,function = "gpio"; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun pmx_gpio_17: pmx-gpio-17 { 584*4882a593Smuzhiyun marvell,pins = "mpp17"; 585*4882a593Smuzhiyun marvell,function = "gpio"; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun pmx_gpio_18: pmx-gpio-18 { 589*4882a593Smuzhiyun marvell,pins = "mpp18"; 590*4882a593Smuzhiyun marvell,function = "gpio"; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun pmx_gpio_19: pmx-gpio-19 { 594*4882a593Smuzhiyun marvell,pins = "mpp19"; 595*4882a593Smuzhiyun marvell,function = "gpio"; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun pmx_gpio_20: pmx-gpio-20 { 599*4882a593Smuzhiyun marvell,pins = "mpp20"; 600*4882a593Smuzhiyun marvell,function = "gpio"; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun pmx_gpio_21: pmx-gpio-21 { 604*4882a593Smuzhiyun marvell,pins = "mpp21"; 605*4882a593Smuzhiyun marvell,function = "gpio"; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun pmx_camera: pmx-camera { 609*4882a593Smuzhiyun marvell,pins = "mpp_camera"; 610*4882a593Smuzhiyun marvell,function = "camera"; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun pmx_camera_gpio: pmx-camera-gpio { 614*4882a593Smuzhiyun marvell,pins = "mpp_camera"; 615*4882a593Smuzhiyun marvell,function = "gpio"; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pmx_sdio0: pmx-sdio0 { 619*4882a593Smuzhiyun marvell,pins = "mpp_sdio0"; 620*4882a593Smuzhiyun marvell,function = "sdio0"; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun pmx_sdio0_gpio: pmx-sdio0-gpio { 624*4882a593Smuzhiyun marvell,pins = "mpp_sdio0"; 625*4882a593Smuzhiyun marvell,function = "gpio"; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun pmx_sdio1: pmx-sdio1 { 629*4882a593Smuzhiyun marvell,pins = "mpp_sdio1"; 630*4882a593Smuzhiyun marvell,function = "sdio1"; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun pmx_sdio1_gpio: pmx-sdio1-gpio { 634*4882a593Smuzhiyun marvell,pins = "mpp_sdio1"; 635*4882a593Smuzhiyun marvell,function = "gpio"; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun pmx_audio1_gpio: pmx-audio1-gpio { 639*4882a593Smuzhiyun marvell,pins = "mpp_audio1"; 640*4882a593Smuzhiyun marvell,function = "gpio"; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun pmx_audio1_i2s1_spdifo: pmx-audio1-i2s1-spdifo { 644*4882a593Smuzhiyun marvell,pins = "mpp_audio1"; 645*4882a593Smuzhiyun marvell,function = "i2s1/spdifo"; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun pmx_spi0: pmx-spi0 { 649*4882a593Smuzhiyun marvell,pins = "mpp_spi0"; 650*4882a593Smuzhiyun marvell,function = "spi0"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun pmx_spi0_gpio: pmx-spi0-gpio { 654*4882a593Smuzhiyun marvell,pins = "mpp_spi0"; 655*4882a593Smuzhiyun marvell,function = "gpio"; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun pmx_spi1_4_7: pmx-spi1-4-7 { 659*4882a593Smuzhiyun marvell,pins = "mpp4", "mpp5", 660*4882a593Smuzhiyun "mpp6", "mpp7"; 661*4882a593Smuzhiyun marvell,function = "spi1"; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun pmx_spi1_20_23: pmx-spi1-20-23 { 665*4882a593Smuzhiyun marvell,pins = "mpp20", "mpp21", 666*4882a593Smuzhiyun "mpp22", "mpp23"; 667*4882a593Smuzhiyun marvell,function = "spi1"; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun pmx_uart1: pmx-uart1 { 671*4882a593Smuzhiyun marvell,pins = "mpp_uart1"; 672*4882a593Smuzhiyun marvell,function = "uart1"; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun pmx_uart1_gpio: pmx-uart1-gpio { 676*4882a593Smuzhiyun marvell,pins = "mpp_uart1"; 677*4882a593Smuzhiyun marvell,function = "gpio"; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun pmx_nand: pmx-nand { 681*4882a593Smuzhiyun marvell,pins = "mpp_nand"; 682*4882a593Smuzhiyun marvell,function = "nand"; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun pmx_nand_gpo: pmx-nand-gpo { 686*4882a593Smuzhiyun marvell,pins = "mpp_nand"; 687*4882a593Smuzhiyun marvell,function = "gpo"; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun pmx_i2c1: pmx-i2c1 { 691*4882a593Smuzhiyun marvell,pins = "mpp17", "mpp19"; 692*4882a593Smuzhiyun marvell,function = "twsi"; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun pmx_i2c2: pmx-i2c2 { 696*4882a593Smuzhiyun marvell,pins = "mpp_audio1"; 697*4882a593Smuzhiyun marvell,function = "twsi"; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun pmx_ssp_i2c2: pmx-ssp-i2c2 { 701*4882a593Smuzhiyun marvell,pins = "mpp_audio1"; 702*4882a593Smuzhiyun marvell,function = "ssp/twsi"; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun pmx_i2cmux_0: pmx-i2cmux-0 { 706*4882a593Smuzhiyun marvell,pins = "twsi"; 707*4882a593Smuzhiyun marvell,function = "twsi-opt1"; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun pmx_i2cmux_1: pmx-i2cmux-1 { 711*4882a593Smuzhiyun marvell,pins = "twsi"; 712*4882a593Smuzhiyun marvell,function = "twsi-opt2"; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun pmx_i2cmux_2: pmx-i2cmux-2 { 716*4882a593Smuzhiyun marvell,pins = "twsi"; 717*4882a593Smuzhiyun marvell,function = "twsi-opt3"; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun }; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun core_clk: core-clocks@214 { 722*4882a593Smuzhiyun compatible = "marvell,dove-core-clock"; 723*4882a593Smuzhiyun reg = <0x0214 0x4>; 724*4882a593Smuzhiyun #clock-cells = <1>; 725*4882a593Smuzhiyun }; 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun gpio0: gpio-ctrl@400 { 728*4882a593Smuzhiyun compatible = "marvell,orion-gpio"; 729*4882a593Smuzhiyun #gpio-cells = <2>; 730*4882a593Smuzhiyun gpio-controller; 731*4882a593Smuzhiyun reg = <0x0400 0x20>; 732*4882a593Smuzhiyun ngpios = <32>; 733*4882a593Smuzhiyun interrupt-controller; 734*4882a593Smuzhiyun #interrupt-cells = <2>; 735*4882a593Smuzhiyun interrupt-parent = <&intc>; 736*4882a593Smuzhiyun interrupts = <12>, <13>, <14>, <60>; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun gpio1: gpio-ctrl@420 { 740*4882a593Smuzhiyun compatible = "marvell,orion-gpio"; 741*4882a593Smuzhiyun #gpio-cells = <2>; 742*4882a593Smuzhiyun gpio-controller; 743*4882a593Smuzhiyun reg = <0x0420 0x20>; 744*4882a593Smuzhiyun ngpios = <32>; 745*4882a593Smuzhiyun interrupt-controller; 746*4882a593Smuzhiyun #interrupt-cells = <2>; 747*4882a593Smuzhiyun interrupt-parent = <&intc>; 748*4882a593Smuzhiyun interrupts = <61>; 749*4882a593Smuzhiyun }; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun rtc: real-time-clock@8500 { 752*4882a593Smuzhiyun compatible = "marvell,orion-rtc"; 753*4882a593Smuzhiyun reg = <0x8500 0x20>; 754*4882a593Smuzhiyun interrupts = <5>; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun gconf: global-config@e802c { 759*4882a593Smuzhiyun compatible = "marvell,dove-global-config", 760*4882a593Smuzhiyun "syscon"; 761*4882a593Smuzhiyun reg = <0xe802c 0x14>; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun gpio2: gpio-ctrl@e8400 { 765*4882a593Smuzhiyun compatible = "marvell,orion-gpio"; 766*4882a593Smuzhiyun #gpio-cells = <2>; 767*4882a593Smuzhiyun gpio-controller; 768*4882a593Smuzhiyun reg = <0xe8400 0x0c>; 769*4882a593Smuzhiyun ngpios = <8>; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun lcd1: lcd-controller@810000 { 773*4882a593Smuzhiyun compatible = "marvell,dove-lcd"; 774*4882a593Smuzhiyun reg = <0x810000 0x1000>; 775*4882a593Smuzhiyun interrupts = <46>; 776*4882a593Smuzhiyun status = "disabled"; 777*4882a593Smuzhiyun }; 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun lcd0: lcd-controller@820000 { 780*4882a593Smuzhiyun compatible = "marvell,dove-lcd"; 781*4882a593Smuzhiyun reg = <0x820000 0x1000>; 782*4882a593Smuzhiyun interrupts = <47>; 783*4882a593Smuzhiyun status = "disabled"; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun crypto_sram: sram@ffffe000 { 787*4882a593Smuzhiyun compatible = "mmio-sram"; 788*4882a593Smuzhiyun reg = <0xffffe000 0x800>; 789*4882a593Smuzhiyun clocks = <&gate_clk 15>; 790*4882a593Smuzhiyun #address-cells = <1>; 791*4882a593Smuzhiyun #size-cells = <1>; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun gpu: gpu@840000 { 795*4882a593Smuzhiyun clocks = <÷r_clk 1>; 796*4882a593Smuzhiyun clock-names = "core"; 797*4882a593Smuzhiyun compatible = "vivante,gc"; 798*4882a593Smuzhiyun interrupts = <48>; 799*4882a593Smuzhiyun power-domains = <&gpu_domain>; 800*4882a593Smuzhiyun reg = <0x840000 0x4000>; 801*4882a593Smuzhiyun status = "disabled"; 802*4882a593Smuzhiyun }; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun}; 806