xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/da850.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2012 DENX Software Engineering GmbH
4*4882a593Smuzhiyun * Heiko Schocher <hs@denx.de>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/ {
9*4882a593Smuzhiyun	#address-cells = <1>;
10*4882a593Smuzhiyun	#size-cells = <1>;
11*4882a593Smuzhiyun	chosen { };
12*4882a593Smuzhiyun	aliases { };
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	memory@c0000000 {
15*4882a593Smuzhiyun		device_type = "memory";
16*4882a593Smuzhiyun		reg = <0xc0000000 0x0>;
17*4882a593Smuzhiyun	};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	cpus {
20*4882a593Smuzhiyun		#address-cells = <1>;
21*4882a593Smuzhiyun		#size-cells = <0>;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun		cpu: cpu@0 {
24*4882a593Smuzhiyun			compatible = "arm,arm926ej-s";
25*4882a593Smuzhiyun			device_type = "cpu";
26*4882a593Smuzhiyun			reg = <0>;
27*4882a593Smuzhiyun			clocks = <&psc0 14>;
28*4882a593Smuzhiyun			operating-points-v2 = <&opp_table>;
29*4882a593Smuzhiyun		};
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	opp_table: opp-table {
33*4882a593Smuzhiyun		compatible = "operating-points-v2";
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun		opp_100: opp100-100000000 {
36*4882a593Smuzhiyun			opp-hz = /bits/ 64 <100000000>;
37*4882a593Smuzhiyun			opp-microvolt = <1000000 950000 1050000>;
38*4882a593Smuzhiyun		};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun		opp_200: opp110-200000000 {
41*4882a593Smuzhiyun			opp-hz = /bits/ 64 <200000000>;
42*4882a593Smuzhiyun			opp-microvolt = <1100000 1050000 1160000>;
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun		opp_300: opp120-300000000 {
46*4882a593Smuzhiyun			opp-hz = /bits/ 64 <300000000>;
47*4882a593Smuzhiyun			opp-microvolt = <1200000 1140000 1320000>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		/*
51*4882a593Smuzhiyun		 * Original silicon was 300MHz max, so higher frequencies
52*4882a593Smuzhiyun		 * need to be enabled on a per-board basis if the chip is
53*4882a593Smuzhiyun		 * capable.
54*4882a593Smuzhiyun		 */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		opp_375: opp120-375000000 {
57*4882a593Smuzhiyun			status = "disabled";
58*4882a593Smuzhiyun			opp-hz = /bits/ 64 <375000000>;
59*4882a593Smuzhiyun			opp-microvolt = <1200000 1140000 1320000>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		opp_456: opp130-456000000 {
63*4882a593Smuzhiyun			status = "disabled";
64*4882a593Smuzhiyun			opp-hz = /bits/ 64 <456000000>;
65*4882a593Smuzhiyun			opp-microvolt = <1300000 1250000 1350000>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	arm {
70*4882a593Smuzhiyun		#address-cells = <1>;
71*4882a593Smuzhiyun		#size-cells = <1>;
72*4882a593Smuzhiyun		ranges;
73*4882a593Smuzhiyun		intc: interrupt-controller@fffee000 {
74*4882a593Smuzhiyun			compatible = "ti,cp-intc";
75*4882a593Smuzhiyun			interrupt-controller;
76*4882a593Smuzhiyun			#interrupt-cells = <1>;
77*4882a593Smuzhiyun			ti,intc-size = <101>;
78*4882a593Smuzhiyun			reg = <0xfffee000 0x2000>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun	clocks: clocks {
82*4882a593Smuzhiyun		ref_clk: ref_clk {
83*4882a593Smuzhiyun			compatible = "fixed-clock";
84*4882a593Smuzhiyun			#clock-cells = <0>;
85*4882a593Smuzhiyun			clock-output-names = "ref_clk";
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun		sata_refclk: sata_refclk {
88*4882a593Smuzhiyun			compatible = "fixed-clock";
89*4882a593Smuzhiyun			#clock-cells = <0>;
90*4882a593Smuzhiyun			clock-output-names = "sata_refclk";
91*4882a593Smuzhiyun			status = "disabled";
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun		usb_refclkin: usb_refclkin {
94*4882a593Smuzhiyun			compatible = "fixed-clock";
95*4882a593Smuzhiyun			#clock-cells = <0>;
96*4882a593Smuzhiyun			clock-output-names = "usb_refclkin";
97*4882a593Smuzhiyun			status = "disabled";
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun	dsp: dsp@11800000 {
101*4882a593Smuzhiyun		compatible = "ti,da850-dsp";
102*4882a593Smuzhiyun		reg = <0x11800000 0x40000>,
103*4882a593Smuzhiyun		      <0x11e00000 0x8000>,
104*4882a593Smuzhiyun		      <0x11f00000 0x8000>,
105*4882a593Smuzhiyun		      <0x01c14044 0x4>,
106*4882a593Smuzhiyun		      <0x01c14174 0x8>;
107*4882a593Smuzhiyun		reg-names = "l2sram", "l1pram", "l1dram", "host1cfg", "chipsig";
108*4882a593Smuzhiyun		interrupt-parent = <&intc>;
109*4882a593Smuzhiyun		interrupts = <28>;
110*4882a593Smuzhiyun		clocks = <&psc0 15>;
111*4882a593Smuzhiyun		resets = <&psc0 15>;
112*4882a593Smuzhiyun		status = "disabled";
113*4882a593Smuzhiyun	};
114*4882a593Smuzhiyun	soc@1c00000 {
115*4882a593Smuzhiyun		compatible = "simple-bus";
116*4882a593Smuzhiyun		model = "da850";
117*4882a593Smuzhiyun		#address-cells = <1>;
118*4882a593Smuzhiyun		#size-cells = <1>;
119*4882a593Smuzhiyun		ranges = <0x0 0x01c00000 0x400000>;
120*4882a593Smuzhiyun		interrupt-parent = <&intc>;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		psc0: clock-controller@10000 {
123*4882a593Smuzhiyun			compatible = "ti,da850-psc0";
124*4882a593Smuzhiyun			reg = <0x10000 0x1000>;
125*4882a593Smuzhiyun			#clock-cells = <1>;
126*4882a593Smuzhiyun			#reset-cells = <1>;
127*4882a593Smuzhiyun			#power-domain-cells = <1>;
128*4882a593Smuzhiyun			clocks = <&pll0_sysclk 1>, <&pll0_sysclk 2>,
129*4882a593Smuzhiyun				 <&pll0_sysclk 4>, <&pll0_sysclk 6>,
130*4882a593Smuzhiyun				 <&async1_clk>;
131*4882a593Smuzhiyun			clock-names = "pll0_sysclk1", "pll0_sysclk2",
132*4882a593Smuzhiyun				      "pll0_sysclk4", "pll0_sysclk6",
133*4882a593Smuzhiyun				      "async1";
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun		pll0: clock-controller@11000 {
136*4882a593Smuzhiyun			compatible = "ti,da850-pll0";
137*4882a593Smuzhiyun			reg = <0x11000 0x1000>;
138*4882a593Smuzhiyun			clocks = <&ref_clk>, <&pll1_sysclk 3>;
139*4882a593Smuzhiyun			clock-names = "clksrc", "extclksrc";
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun			pll0_pllout: pllout {
142*4882a593Smuzhiyun				#clock-cells = <0>;
143*4882a593Smuzhiyun			};
144*4882a593Smuzhiyun			pll0_sysclk: sysclk {
145*4882a593Smuzhiyun				#clock-cells = <1>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun			pll0_auxclk: auxclk {
148*4882a593Smuzhiyun				#clock-cells = <0>;
149*4882a593Smuzhiyun			};
150*4882a593Smuzhiyun			pll0_obsclk: obsclk {
151*4882a593Smuzhiyun				#clock-cells = <0>;
152*4882a593Smuzhiyun			};
153*4882a593Smuzhiyun		};
154*4882a593Smuzhiyun		pmx_core: pinmux@14120 {
155*4882a593Smuzhiyun			compatible = "pinctrl-single";
156*4882a593Smuzhiyun			reg = <0x14120 0x50>;
157*4882a593Smuzhiyun			#pinctrl-cells = <2>;
158*4882a593Smuzhiyun			pinctrl-single,bit-per-mux;
159*4882a593Smuzhiyun			pinctrl-single,register-width = <32>;
160*4882a593Smuzhiyun			pinctrl-single,function-mask = <0xf>;
161*4882a593Smuzhiyun			/* pin base, nr pins & gpio function */
162*4882a593Smuzhiyun			pinctrl-single,gpio-range = <&range   0 17 0x8>,
163*4882a593Smuzhiyun						    <&range  17  8 0x4>,
164*4882a593Smuzhiyun						    <&range  26  8 0x4>,
165*4882a593Smuzhiyun						    <&range  34 80 0x8>,
166*4882a593Smuzhiyun						    <&range 129 31 0x8>;
167*4882a593Smuzhiyun			status = "disabled";
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun			range: gpio-range {
170*4882a593Smuzhiyun				#pinctrl-single,gpio-range-cells = <3>;
171*4882a593Smuzhiyun			};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun			serial0_rtscts_pins: pinmux_serial0_rtscts_pins {
174*4882a593Smuzhiyun				pinctrl-single,bits = <
175*4882a593Smuzhiyun					/* UART0_RTS UART0_CTS */
176*4882a593Smuzhiyun					0x0c 0x22000000 0xff000000
177*4882a593Smuzhiyun				>;
178*4882a593Smuzhiyun			};
179*4882a593Smuzhiyun			serial0_rxtx_pins: pinmux_serial0_rxtx_pins {
180*4882a593Smuzhiyun				pinctrl-single,bits = <
181*4882a593Smuzhiyun					/* UART0_TXD UART0_RXD */
182*4882a593Smuzhiyun					0x0c 0x00220000 0x00ff0000
183*4882a593Smuzhiyun				>;
184*4882a593Smuzhiyun			};
185*4882a593Smuzhiyun			serial1_rtscts_pins: pinmux_serial1_rtscts_pins {
186*4882a593Smuzhiyun				pinctrl-single,bits = <
187*4882a593Smuzhiyun					/* UART1_CTS UART1_RTS */
188*4882a593Smuzhiyun					0x00 0x00440000 0x00ff0000
189*4882a593Smuzhiyun				>;
190*4882a593Smuzhiyun			};
191*4882a593Smuzhiyun			serial1_rxtx_pins: pinmux_serial1_rxtx_pins {
192*4882a593Smuzhiyun				pinctrl-single,bits = <
193*4882a593Smuzhiyun					/* UART1_TXD UART1_RXD */
194*4882a593Smuzhiyun					0x10 0x22000000 0xff000000
195*4882a593Smuzhiyun				>;
196*4882a593Smuzhiyun			};
197*4882a593Smuzhiyun			serial2_rtscts_pins: pinmux_serial2_rtscts_pins {
198*4882a593Smuzhiyun				pinctrl-single,bits = <
199*4882a593Smuzhiyun					/* UART2_CTS UART2_RTS */
200*4882a593Smuzhiyun					0x00 0x44000000 0xff000000
201*4882a593Smuzhiyun				>;
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun			serial2_rxtx_pins: pinmux_serial2_rxtx_pins {
204*4882a593Smuzhiyun				pinctrl-single,bits = <
205*4882a593Smuzhiyun					/* UART2_TXD UART2_RXD */
206*4882a593Smuzhiyun					0x10 0x00220000 0x00ff0000
207*4882a593Smuzhiyun				>;
208*4882a593Smuzhiyun			};
209*4882a593Smuzhiyun			i2c0_pins: pinmux_i2c0_pins {
210*4882a593Smuzhiyun				pinctrl-single,bits = <
211*4882a593Smuzhiyun					/* I2C0_SDA,I2C0_SCL */
212*4882a593Smuzhiyun					0x10 0x00002200 0x0000ff00
213*4882a593Smuzhiyun				>;
214*4882a593Smuzhiyun			};
215*4882a593Smuzhiyun			i2c1_pins: pinmux_i2c1_pins {
216*4882a593Smuzhiyun				pinctrl-single,bits = <
217*4882a593Smuzhiyun					/* I2C1_SDA, I2C1_SCL */
218*4882a593Smuzhiyun					0x10 0x00440000 0x00ff0000
219*4882a593Smuzhiyun				>;
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun			mmc0_pins: pinmux_mmc_pins {
222*4882a593Smuzhiyun				pinctrl-single,bits = <
223*4882a593Smuzhiyun					/* MMCSD0_DAT[3] MMCSD0_DAT[2]
224*4882a593Smuzhiyun					 * MMCSD0_DAT[1] MMCSD0_DAT[0]
225*4882a593Smuzhiyun					 * MMCSD0_CMD    MMCSD0_CLK
226*4882a593Smuzhiyun					 */
227*4882a593Smuzhiyun					0x28 0x00222222  0x00ffffff
228*4882a593Smuzhiyun				>;
229*4882a593Smuzhiyun			};
230*4882a593Smuzhiyun			ehrpwm0a_pins: pinmux_ehrpwm0a_pins {
231*4882a593Smuzhiyun				pinctrl-single,bits = <
232*4882a593Smuzhiyun					/* EPWM0A */
233*4882a593Smuzhiyun					0xc 0x00000002 0x0000000f
234*4882a593Smuzhiyun				>;
235*4882a593Smuzhiyun			};
236*4882a593Smuzhiyun			ehrpwm0b_pins: pinmux_ehrpwm0b_pins {
237*4882a593Smuzhiyun				pinctrl-single,bits = <
238*4882a593Smuzhiyun					/* EPWM0B */
239*4882a593Smuzhiyun					0xc 0x00000020 0x000000f0
240*4882a593Smuzhiyun				>;
241*4882a593Smuzhiyun			};
242*4882a593Smuzhiyun			ehrpwm1a_pins: pinmux_ehrpwm1a_pins {
243*4882a593Smuzhiyun				pinctrl-single,bits = <
244*4882a593Smuzhiyun					/* EPWM1A */
245*4882a593Smuzhiyun					0x14 0x00000002 0x0000000f
246*4882a593Smuzhiyun				>;
247*4882a593Smuzhiyun			};
248*4882a593Smuzhiyun			ehrpwm1b_pins: pinmux_ehrpwm1b_pins {
249*4882a593Smuzhiyun				pinctrl-single,bits = <
250*4882a593Smuzhiyun					/* EPWM1B */
251*4882a593Smuzhiyun					0x14 0x00000020 0x000000f0
252*4882a593Smuzhiyun				>;
253*4882a593Smuzhiyun			};
254*4882a593Smuzhiyun			ecap0_pins: pinmux_ecap0_pins {
255*4882a593Smuzhiyun				pinctrl-single,bits = <
256*4882a593Smuzhiyun					/* ECAP0_APWM0 */
257*4882a593Smuzhiyun					0x8 0x20000000 0xf0000000
258*4882a593Smuzhiyun				>;
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun			ecap1_pins: pinmux_ecap1_pins {
261*4882a593Smuzhiyun				pinctrl-single,bits = <
262*4882a593Smuzhiyun					/* ECAP1_APWM1 */
263*4882a593Smuzhiyun					0x4 0x40000000 0xf0000000
264*4882a593Smuzhiyun				>;
265*4882a593Smuzhiyun			};
266*4882a593Smuzhiyun			ecap2_pins: pinmux_ecap2_pins {
267*4882a593Smuzhiyun				pinctrl-single,bits = <
268*4882a593Smuzhiyun					/* ECAP2_APWM2 */
269*4882a593Smuzhiyun					0x4 0x00000004 0x0000000f
270*4882a593Smuzhiyun				>;
271*4882a593Smuzhiyun			};
272*4882a593Smuzhiyun			spi0_pins: pinmux_spi0_pins {
273*4882a593Smuzhiyun				pinctrl-single,bits = <
274*4882a593Smuzhiyun					/* SIMO, SOMI, CLK */
275*4882a593Smuzhiyun					0xc 0x00001101 0x0000ff0f
276*4882a593Smuzhiyun				>;
277*4882a593Smuzhiyun			};
278*4882a593Smuzhiyun			spi0_cs0_pin: pinmux_spi0_cs0 {
279*4882a593Smuzhiyun				pinctrl-single,bits = <
280*4882a593Smuzhiyun					/* CS0 */
281*4882a593Smuzhiyun					0x10 0x00000010 0x000000f0
282*4882a593Smuzhiyun				>;
283*4882a593Smuzhiyun			};
284*4882a593Smuzhiyun			spi0_cs3_pin: pinmux_spi0_cs3_pin {
285*4882a593Smuzhiyun				pinctrl-single,bits = <
286*4882a593Smuzhiyun					/* CS3 */
287*4882a593Smuzhiyun					0xc 0x01000000 0x0f000000
288*4882a593Smuzhiyun				>;
289*4882a593Smuzhiyun			};
290*4882a593Smuzhiyun			spi1_pins: pinmux_spi1_pins {
291*4882a593Smuzhiyun				pinctrl-single,bits = <
292*4882a593Smuzhiyun					/* SIMO, SOMI, CLK */
293*4882a593Smuzhiyun					0x14 0x00110100 0x00ff0f00
294*4882a593Smuzhiyun				>;
295*4882a593Smuzhiyun			};
296*4882a593Smuzhiyun			spi1_cs0_pin: pinmux_spi1_cs0 {
297*4882a593Smuzhiyun				pinctrl-single,bits = <
298*4882a593Smuzhiyun					/* CS0 */
299*4882a593Smuzhiyun					0x14 0x00000010 0x000000f0
300*4882a593Smuzhiyun				>;
301*4882a593Smuzhiyun			};
302*4882a593Smuzhiyun			mdio_pins: pinmux_mdio_pins {
303*4882a593Smuzhiyun				pinctrl-single,bits = <
304*4882a593Smuzhiyun					/* MDIO_CLK, MDIO_D */
305*4882a593Smuzhiyun					0x10 0x00000088 0x000000ff
306*4882a593Smuzhiyun				>;
307*4882a593Smuzhiyun			};
308*4882a593Smuzhiyun			mii_pins: pinmux_mii_pins {
309*4882a593Smuzhiyun				pinctrl-single,bits = <
310*4882a593Smuzhiyun					/*
311*4882a593Smuzhiyun					 * MII_TXEN, MII_TXCLK, MII_COL
312*4882a593Smuzhiyun					 * MII_TXD_3, MII_TXD_2, MII_TXD_1
313*4882a593Smuzhiyun					 * MII_TXD_0
314*4882a593Smuzhiyun					 */
315*4882a593Smuzhiyun					0x8 0x88888880 0xfffffff0
316*4882a593Smuzhiyun					/*
317*4882a593Smuzhiyun					 * MII_RXER, MII_CRS, MII_RXCLK
318*4882a593Smuzhiyun					 * MII_RXDV, MII_RXD_3, MII_RXD_2
319*4882a593Smuzhiyun					 * MII_RXD_1, MII_RXD_0
320*4882a593Smuzhiyun					 */
321*4882a593Smuzhiyun					0xc 0x88888888 0xffffffff
322*4882a593Smuzhiyun				>;
323*4882a593Smuzhiyun			};
324*4882a593Smuzhiyun			lcd_pins: pinmux_lcd_pins {
325*4882a593Smuzhiyun				pinctrl-single,bits = <
326*4882a593Smuzhiyun					/*
327*4882a593Smuzhiyun					 * LCD_D[2], LCD_D[3], LCD_D[4], LCD_D[5],
328*4882a593Smuzhiyun					 * LCD_D[6], LCD_D[7]
329*4882a593Smuzhiyun					 */
330*4882a593Smuzhiyun					0x40 0x22222200 0xffffff00
331*4882a593Smuzhiyun					/*
332*4882a593Smuzhiyun					 * LCD_D[10], LCD_D[11], LCD_D[12], LCD_D[13],
333*4882a593Smuzhiyun					 * LCD_D[14], LCD_D[15], LCD_D[0], LCD_D[1]
334*4882a593Smuzhiyun					 */
335*4882a593Smuzhiyun					0x44 0x22222222 0xffffffff
336*4882a593Smuzhiyun					/* LCD_D[8], LCD_D[9] */
337*4882a593Smuzhiyun					0x48 0x00000022 0x000000ff
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun					/* LCD_PCLK */
340*4882a593Smuzhiyun					0x48 0x02000000 0x0f000000
341*4882a593Smuzhiyun					/* LCD_AC_ENB_CS, LCD_VSYNC, LCD_HSYNC */
342*4882a593Smuzhiyun					0x4c 0x02000022 0x0f0000ff
343*4882a593Smuzhiyun				>;
344*4882a593Smuzhiyun			};
345*4882a593Smuzhiyun			vpif_capture_pins: vpif_capture_pins {
346*4882a593Smuzhiyun				pinctrl-single,bits = <
347*4882a593Smuzhiyun					/* VP_DIN[2..7], VP_CLKIN1, VP_CLKIN0 */
348*4882a593Smuzhiyun					0x38 0x11111111 0xffffffff
349*4882a593Smuzhiyun					/* VP_DIN[10..15,0..1] */
350*4882a593Smuzhiyun					0x3c 0x11111111 0xffffffff
351*4882a593Smuzhiyun					/* VP_DIN[8..9] */
352*4882a593Smuzhiyun					0x40 0x00000011 0x000000ff
353*4882a593Smuzhiyun				>;
354*4882a593Smuzhiyun			};
355*4882a593Smuzhiyun			vpif_display_pins: vpif_display_pins {
356*4882a593Smuzhiyun				pinctrl-single,bits = <
357*4882a593Smuzhiyun					/* VP_DOUT[2..7] */
358*4882a593Smuzhiyun					0x40 0x11111100 0xffffff00
359*4882a593Smuzhiyun					/* VP_DOUT[10..15,0..1] */
360*4882a593Smuzhiyun					0x44 0x11111111 0xffffffff
361*4882a593Smuzhiyun					/*  VP_DOUT[8..9] */
362*4882a593Smuzhiyun					0x48 0x00000011 0x000000ff
363*4882a593Smuzhiyun					/*
364*4882a593Smuzhiyun					 * VP_CLKOUT3, VP_CLKIN3,
365*4882a593Smuzhiyun					 * VP_CLKOUT2, VP_CLKIN2
366*4882a593Smuzhiyun					 */
367*4882a593Smuzhiyun					0x4c 0x00111100 0x00ffff00
368*4882a593Smuzhiyun				>;
369*4882a593Smuzhiyun			};
370*4882a593Smuzhiyun		};
371*4882a593Smuzhiyun		prictrl: priority-controller@14110 {
372*4882a593Smuzhiyun			compatible = "ti,da850-mstpri";
373*4882a593Smuzhiyun			reg = <0x14110 0x0c>;
374*4882a593Smuzhiyun			status = "disabled";
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun		cfgchip: chip-controller@1417c {
377*4882a593Smuzhiyun			compatible = "ti,da830-cfgchip", "syscon", "simple-mfd";
378*4882a593Smuzhiyun			reg = <0x1417c 0x14>;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun			usb_phy: usb-phy {
381*4882a593Smuzhiyun				compatible = "ti,da830-usb-phy";
382*4882a593Smuzhiyun				#phy-cells = <1>;
383*4882a593Smuzhiyun				clocks = <&usb_phy_clk 0>, <&usb_phy_clk 1>;
384*4882a593Smuzhiyun				clock-names = "usb0_clk48", "usb1_clk48";
385*4882a593Smuzhiyun				status = "disabled";
386*4882a593Smuzhiyun			};
387*4882a593Smuzhiyun			usb_phy_clk: usb-phy-clocks {
388*4882a593Smuzhiyun				compatible = "ti,da830-usb-phy-clocks";
389*4882a593Smuzhiyun				#clock-cells = <1>;
390*4882a593Smuzhiyun				clocks = <&psc1 1>, <&usb_refclkin>,
391*4882a593Smuzhiyun					 <&pll0_auxclk>;
392*4882a593Smuzhiyun				clock-names = "fck", "usb_refclkin", "auxclk";
393*4882a593Smuzhiyun			};
394*4882a593Smuzhiyun			ehrpwm_tbclk: ehrpwm_tbclk {
395*4882a593Smuzhiyun				compatible = "ti,da830-tbclksync";
396*4882a593Smuzhiyun				#clock-cells = <0>;
397*4882a593Smuzhiyun				clocks = <&psc1 17>;
398*4882a593Smuzhiyun				clock-names = "fck";
399*4882a593Smuzhiyun			};
400*4882a593Smuzhiyun			div4p5_clk: div4.5 {
401*4882a593Smuzhiyun				compatible = "ti,da830-div4p5ena";
402*4882a593Smuzhiyun				#clock-cells = <0>;
403*4882a593Smuzhiyun				clocks = <&pll0_pllout>;
404*4882a593Smuzhiyun				clock-names = "pll0_pllout";
405*4882a593Smuzhiyun			};
406*4882a593Smuzhiyun			async1_clk: async1 {
407*4882a593Smuzhiyun				compatible = "ti,da850-async1-clksrc";
408*4882a593Smuzhiyun				#clock-cells = <0>;
409*4882a593Smuzhiyun				clocks = <&pll0_sysclk 3>, <&div4p5_clk>;
410*4882a593Smuzhiyun				clock-names = "pll0_sysclk3", "div4.5";
411*4882a593Smuzhiyun			};
412*4882a593Smuzhiyun			async3_clk: async3 {
413*4882a593Smuzhiyun				compatible = "ti,da850-async3-clksrc";
414*4882a593Smuzhiyun				#clock-cells = <0>;
415*4882a593Smuzhiyun				clocks = <&pll0_sysclk 2>, <&pll1_sysclk 2>;
416*4882a593Smuzhiyun				clock-names = "pll0_sysclk2", "pll1_sysclk2";
417*4882a593Smuzhiyun			};
418*4882a593Smuzhiyun		};
419*4882a593Smuzhiyun		edma0: edma@0 {
420*4882a593Smuzhiyun			compatible = "ti,edma3-tpcc";
421*4882a593Smuzhiyun			/* eDMA3 CC0: 0x01c0 0000 - 0x01c0 7fff */
422*4882a593Smuzhiyun			reg =	<0x0 0x8000>;
423*4882a593Smuzhiyun			reg-names = "edma3_cc";
424*4882a593Smuzhiyun			interrupts = <11 12>;
425*4882a593Smuzhiyun			interrupt-names = "edma3_ccint", "edma3_ccerrint";
426*4882a593Smuzhiyun			#dma-cells = <2>;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun			ti,tptcs = <&edma0_tptc0 7>, <&edma0_tptc1 0>;
429*4882a593Smuzhiyun			power-domains = <&psc0 0>;
430*4882a593Smuzhiyun		};
431*4882a593Smuzhiyun		edma0_tptc0: tptc@8000 {
432*4882a593Smuzhiyun			compatible = "ti,edma3-tptc";
433*4882a593Smuzhiyun			reg =	<0x8000 0x400>;
434*4882a593Smuzhiyun			interrupts = <13>;
435*4882a593Smuzhiyun			interrupt-names = "edm3_tcerrint";
436*4882a593Smuzhiyun			power-domains = <&psc0 1>;
437*4882a593Smuzhiyun		};
438*4882a593Smuzhiyun		edma0_tptc1: tptc@8400 {
439*4882a593Smuzhiyun			compatible = "ti,edma3-tptc";
440*4882a593Smuzhiyun			reg =	<0x8400 0x400>;
441*4882a593Smuzhiyun			interrupts = <32>;
442*4882a593Smuzhiyun			interrupt-names = "edm3_tcerrint";
443*4882a593Smuzhiyun			power-domains = <&psc0 2>;
444*4882a593Smuzhiyun		};
445*4882a593Smuzhiyun		edma1: edma@230000 {
446*4882a593Smuzhiyun			compatible = "ti,edma3-tpcc";
447*4882a593Smuzhiyun			/* eDMA3 CC1: 0x01e3 0000 - 0x01e3 7fff */
448*4882a593Smuzhiyun			reg =	<0x230000 0x8000>;
449*4882a593Smuzhiyun			reg-names = "edma3_cc";
450*4882a593Smuzhiyun			interrupts = <93 94>;
451*4882a593Smuzhiyun			interrupt-names = "edma3_ccint", "edma3_ccerrint";
452*4882a593Smuzhiyun			#dma-cells = <2>;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun			ti,tptcs = <&edma1_tptc0 7>;
455*4882a593Smuzhiyun			power-domains = <&psc1 0>;
456*4882a593Smuzhiyun		};
457*4882a593Smuzhiyun		edma1_tptc0: tptc@238000 {
458*4882a593Smuzhiyun			compatible = "ti,edma3-tptc";
459*4882a593Smuzhiyun			reg =	<0x238000 0x400>;
460*4882a593Smuzhiyun			interrupts = <95>;
461*4882a593Smuzhiyun			interrupt-names = "edm3_tcerrint";
462*4882a593Smuzhiyun			power-domains = <&psc1 21>;
463*4882a593Smuzhiyun		};
464*4882a593Smuzhiyun		serial0: serial@42000 {
465*4882a593Smuzhiyun			compatible = "ti,da830-uart", "ns16550a";
466*4882a593Smuzhiyun			reg = <0x42000 0x100>;
467*4882a593Smuzhiyun			reg-io-width = <4>;
468*4882a593Smuzhiyun			reg-shift = <2>;
469*4882a593Smuzhiyun			interrupts = <25>;
470*4882a593Smuzhiyun			clocks = <&psc0 9>;
471*4882a593Smuzhiyun			power-domains = <&psc0 9>;
472*4882a593Smuzhiyun			status = "disabled";
473*4882a593Smuzhiyun		};
474*4882a593Smuzhiyun		serial1: serial@10c000 {
475*4882a593Smuzhiyun			compatible = "ti,da830-uart", "ns16550a";
476*4882a593Smuzhiyun			reg = <0x10c000 0x100>;
477*4882a593Smuzhiyun			reg-io-width = <4>;
478*4882a593Smuzhiyun			reg-shift = <2>;
479*4882a593Smuzhiyun			interrupts = <53>;
480*4882a593Smuzhiyun			clocks = <&psc1 12>;
481*4882a593Smuzhiyun			power-domains = <&psc1 12>;
482*4882a593Smuzhiyun			status = "disabled";
483*4882a593Smuzhiyun		};
484*4882a593Smuzhiyun		serial2: serial@10d000 {
485*4882a593Smuzhiyun			compatible = "ti,da830-uart", "ns16550a";
486*4882a593Smuzhiyun			reg = <0x10d000 0x100>;
487*4882a593Smuzhiyun			reg-io-width = <4>;
488*4882a593Smuzhiyun			reg-shift = <2>;
489*4882a593Smuzhiyun			interrupts = <61>;
490*4882a593Smuzhiyun			clocks = <&psc1 13>;
491*4882a593Smuzhiyun			power-domains = <&psc1 13>;
492*4882a593Smuzhiyun			status = "disabled";
493*4882a593Smuzhiyun		};
494*4882a593Smuzhiyun		rtc0: rtc@23000 {
495*4882a593Smuzhiyun			compatible = "ti,da830-rtc";
496*4882a593Smuzhiyun			reg = <0x23000 0x1000>;
497*4882a593Smuzhiyun			interrupts = <19
498*4882a593Smuzhiyun				      19>;
499*4882a593Smuzhiyun			clocks = <&pll0_auxclk>;
500*4882a593Smuzhiyun			clock-names = "int-clk";
501*4882a593Smuzhiyun			status = "disabled";
502*4882a593Smuzhiyun		};
503*4882a593Smuzhiyun		i2c0: i2c@22000 {
504*4882a593Smuzhiyun			compatible = "ti,davinci-i2c";
505*4882a593Smuzhiyun			reg = <0x22000 0x1000>;
506*4882a593Smuzhiyun			interrupts = <15>;
507*4882a593Smuzhiyun			#address-cells = <1>;
508*4882a593Smuzhiyun			#size-cells = <0>;
509*4882a593Smuzhiyun			clocks = <&pll0_auxclk>;
510*4882a593Smuzhiyun			status = "disabled";
511*4882a593Smuzhiyun		};
512*4882a593Smuzhiyun		i2c1: i2c@228000 {
513*4882a593Smuzhiyun			compatible = "ti,davinci-i2c";
514*4882a593Smuzhiyun			reg = <0x228000 0x1000>;
515*4882a593Smuzhiyun			interrupts = <51>;
516*4882a593Smuzhiyun			#address-cells = <1>;
517*4882a593Smuzhiyun			#size-cells = <0>;
518*4882a593Smuzhiyun			clocks = <&psc1 11>;
519*4882a593Smuzhiyun			power-domains = <&psc1 11>;
520*4882a593Smuzhiyun			status = "disabled";
521*4882a593Smuzhiyun		};
522*4882a593Smuzhiyun		clocksource: timer@20000 {
523*4882a593Smuzhiyun			compatible = "ti,da830-timer";
524*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
525*4882a593Smuzhiyun			interrupts = <21>, <22>;
526*4882a593Smuzhiyun			interrupt-names = "tint12", "tint34";
527*4882a593Smuzhiyun			clocks = <&pll0_auxclk>;
528*4882a593Smuzhiyun		};
529*4882a593Smuzhiyun		wdt: wdt@21000 {
530*4882a593Smuzhiyun			compatible = "ti,davinci-wdt";
531*4882a593Smuzhiyun			reg = <0x21000 0x1000>;
532*4882a593Smuzhiyun			clocks = <&pll0_auxclk>;
533*4882a593Smuzhiyun			status = "disabled";
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun		mmc0: mmc@40000 {
536*4882a593Smuzhiyun			compatible = "ti,da830-mmc";
537*4882a593Smuzhiyun			reg = <0x40000 0x1000>;
538*4882a593Smuzhiyun			cap-sd-highspeed;
539*4882a593Smuzhiyun			cap-mmc-highspeed;
540*4882a593Smuzhiyun			interrupts = <16>;
541*4882a593Smuzhiyun			dmas = <&edma0 16 0>, <&edma0 17 0>;
542*4882a593Smuzhiyun			dma-names = "rx", "tx";
543*4882a593Smuzhiyun			clocks = <&psc0 5>;
544*4882a593Smuzhiyun			status = "disabled";
545*4882a593Smuzhiyun		};
546*4882a593Smuzhiyun		vpif: video@217000 {
547*4882a593Smuzhiyun			compatible = "ti,da850-vpif";
548*4882a593Smuzhiyun			reg = <0x217000 0x1000>;
549*4882a593Smuzhiyun			interrupts = <92>;
550*4882a593Smuzhiyun			power-domains = <&psc1 9>;
551*4882a593Smuzhiyun			status = "disabled";
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun			/* VPIF capture port */
554*4882a593Smuzhiyun			port@0 {
555*4882a593Smuzhiyun				#address-cells = <1>;
556*4882a593Smuzhiyun				#size-cells = <0>;
557*4882a593Smuzhiyun			};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun			/* VPIF display port */
560*4882a593Smuzhiyun			port@1 {
561*4882a593Smuzhiyun				#address-cells = <1>;
562*4882a593Smuzhiyun				#size-cells = <0>;
563*4882a593Smuzhiyun			};
564*4882a593Smuzhiyun		};
565*4882a593Smuzhiyun		mmc1: mmc@21b000 {
566*4882a593Smuzhiyun			compatible = "ti,da830-mmc";
567*4882a593Smuzhiyun			reg = <0x21b000 0x1000>;
568*4882a593Smuzhiyun			cap-sd-highspeed;
569*4882a593Smuzhiyun			cap-mmc-highspeed;
570*4882a593Smuzhiyun			interrupts = <72>;
571*4882a593Smuzhiyun			dmas = <&edma1 28 0>, <&edma1 29 0>;
572*4882a593Smuzhiyun			dma-names = "rx", "tx";
573*4882a593Smuzhiyun			clocks = <&psc1 18>;
574*4882a593Smuzhiyun			status = "disabled";
575*4882a593Smuzhiyun		};
576*4882a593Smuzhiyun		ehrpwm0: pwm@300000 {
577*4882a593Smuzhiyun			compatible = "ti,da850-ehrpwm", "ti,am3352-ehrpwm",
578*4882a593Smuzhiyun				     "ti,am33xx-ehrpwm";
579*4882a593Smuzhiyun			#pwm-cells = <3>;
580*4882a593Smuzhiyun			reg = <0x300000 0x2000>;
581*4882a593Smuzhiyun			clocks = <&psc1 17>, <&ehrpwm_tbclk>;
582*4882a593Smuzhiyun			clock-names = "fck", "tbclk";
583*4882a593Smuzhiyun			power-domains = <&psc1 17>;
584*4882a593Smuzhiyun			status = "disabled";
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun		ehrpwm1: pwm@302000 {
587*4882a593Smuzhiyun			compatible = "ti,da850-ehrpwm", "ti,am3352-ehrpwm",
588*4882a593Smuzhiyun				     "ti,am33xx-ehrpwm";
589*4882a593Smuzhiyun			#pwm-cells = <3>;
590*4882a593Smuzhiyun			reg = <0x302000 0x2000>;
591*4882a593Smuzhiyun			clocks = <&psc1 17>, <&ehrpwm_tbclk>;
592*4882a593Smuzhiyun			clock-names = "fck", "tbclk";
593*4882a593Smuzhiyun			power-domains = <&psc1 17>;
594*4882a593Smuzhiyun			status = "disabled";
595*4882a593Smuzhiyun		};
596*4882a593Smuzhiyun		ecap0: ecap@306000 {
597*4882a593Smuzhiyun			compatible = "ti,da850-ecap", "ti,am3352-ecap",
598*4882a593Smuzhiyun				     "ti,am33xx-ecap";
599*4882a593Smuzhiyun			#pwm-cells = <3>;
600*4882a593Smuzhiyun			reg = <0x306000 0x80>;
601*4882a593Smuzhiyun			clocks = <&psc1 20>;
602*4882a593Smuzhiyun			clock-names = "fck";
603*4882a593Smuzhiyun			power-domains = <&psc1 20>;
604*4882a593Smuzhiyun			status = "disabled";
605*4882a593Smuzhiyun		};
606*4882a593Smuzhiyun		ecap1: ecap@307000 {
607*4882a593Smuzhiyun			compatible = "ti,da850-ecap", "ti,am3352-ecap",
608*4882a593Smuzhiyun				     "ti,am33xx-ecap";
609*4882a593Smuzhiyun			#pwm-cells = <3>;
610*4882a593Smuzhiyun			reg = <0x307000 0x80>;
611*4882a593Smuzhiyun			clocks = <&psc1 20>;
612*4882a593Smuzhiyun			clock-names = "fck";
613*4882a593Smuzhiyun			power-domains = <&psc1 20>;
614*4882a593Smuzhiyun			status = "disabled";
615*4882a593Smuzhiyun		};
616*4882a593Smuzhiyun		ecap2: ecap@308000 {
617*4882a593Smuzhiyun			compatible = "ti,da850-ecap", "ti,am3352-ecap",
618*4882a593Smuzhiyun				     "ti,am33xx-ecap";
619*4882a593Smuzhiyun			#pwm-cells = <3>;
620*4882a593Smuzhiyun			reg = <0x308000 0x80>;
621*4882a593Smuzhiyun			clocks = <&psc1 20>;
622*4882a593Smuzhiyun			clock-names = "fck";
623*4882a593Smuzhiyun			power-domains = <&psc1 20>;
624*4882a593Smuzhiyun			status = "disabled";
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun		spi0: spi@41000 {
627*4882a593Smuzhiyun			#address-cells = <1>;
628*4882a593Smuzhiyun			#size-cells = <0>;
629*4882a593Smuzhiyun			compatible = "ti,da830-spi";
630*4882a593Smuzhiyun			reg = <0x41000 0x1000>;
631*4882a593Smuzhiyun			num-cs = <6>;
632*4882a593Smuzhiyun			ti,davinci-spi-intr-line = <1>;
633*4882a593Smuzhiyun			interrupts = <20>;
634*4882a593Smuzhiyun			dmas = <&edma0 14 0>, <&edma0 15 0>;
635*4882a593Smuzhiyun			dma-names = "rx", "tx";
636*4882a593Smuzhiyun			clocks = <&psc0 4>;
637*4882a593Smuzhiyun			power-domains = <&psc0 4>;
638*4882a593Smuzhiyun			status = "disabled";
639*4882a593Smuzhiyun		};
640*4882a593Smuzhiyun		spi1: spi@30e000 {
641*4882a593Smuzhiyun			#address-cells = <1>;
642*4882a593Smuzhiyun			#size-cells = <0>;
643*4882a593Smuzhiyun			compatible = "ti,da830-spi";
644*4882a593Smuzhiyun			reg = <0x30e000 0x1000>;
645*4882a593Smuzhiyun			num-cs = <4>;
646*4882a593Smuzhiyun			ti,davinci-spi-intr-line = <1>;
647*4882a593Smuzhiyun			interrupts = <56>;
648*4882a593Smuzhiyun			dmas = <&edma0 18 0>, <&edma0 19 0>;
649*4882a593Smuzhiyun			dma-names = "rx", "tx";
650*4882a593Smuzhiyun			clocks = <&psc1 10>;
651*4882a593Smuzhiyun			power-domains = <&psc1 10>;
652*4882a593Smuzhiyun			status = "disabled";
653*4882a593Smuzhiyun		};
654*4882a593Smuzhiyun		usb0: usb@200000 {
655*4882a593Smuzhiyun			compatible = "ti,da830-musb";
656*4882a593Smuzhiyun			reg = <0x200000 0x1000>;
657*4882a593Smuzhiyun			ranges;
658*4882a593Smuzhiyun			interrupts = <58>;
659*4882a593Smuzhiyun			interrupt-names = "mc";
660*4882a593Smuzhiyun			dr_mode = "otg";
661*4882a593Smuzhiyun			phys = <&usb_phy 0>;
662*4882a593Smuzhiyun			phy-names = "usb-phy";
663*4882a593Smuzhiyun			clocks = <&psc1 1>;
664*4882a593Smuzhiyun			clock-ranges;
665*4882a593Smuzhiyun			status = "disabled";
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun			#address-cells = <1>;
668*4882a593Smuzhiyun			#size-cells = <1>;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun			dmas = <&cppi41dma 0 0 &cppi41dma 1 0
671*4882a593Smuzhiyun				&cppi41dma 2 0 &cppi41dma 3 0
672*4882a593Smuzhiyun				&cppi41dma 0 1 &cppi41dma 1 1
673*4882a593Smuzhiyun				&cppi41dma 2 1 &cppi41dma 3 1>;
674*4882a593Smuzhiyun			dma-names =
675*4882a593Smuzhiyun				"rx1", "rx2", "rx3", "rx4",
676*4882a593Smuzhiyun				"tx1", "tx2", "tx3", "tx4";
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun			cppi41dma: dma-controller@201000 {
679*4882a593Smuzhiyun				compatible = "ti,da830-cppi41";
680*4882a593Smuzhiyun				reg =  <0x201000 0x1000
681*4882a593Smuzhiyun					0x202000 0x1000
682*4882a593Smuzhiyun					0x204000 0x4000>;
683*4882a593Smuzhiyun				reg-names = "controller",
684*4882a593Smuzhiyun					    "scheduler", "queuemgr";
685*4882a593Smuzhiyun				interrupts = <58>;
686*4882a593Smuzhiyun				#dma-cells = <2>;
687*4882a593Smuzhiyun				#dma-channels = <4>;
688*4882a593Smuzhiyun				power-domains = <&psc1 1>;
689*4882a593Smuzhiyun				status = "okay";
690*4882a593Smuzhiyun			};
691*4882a593Smuzhiyun		};
692*4882a593Smuzhiyun		sata: sata@218000 {
693*4882a593Smuzhiyun			compatible = "ti,da850-ahci";
694*4882a593Smuzhiyun			reg = <0x218000 0x2000>, <0x22c018 0x4>;
695*4882a593Smuzhiyun			interrupts = <67>;
696*4882a593Smuzhiyun			clocks = <&psc1 8>, <&sata_refclk>;
697*4882a593Smuzhiyun			clock-names = "fck", "refclk";
698*4882a593Smuzhiyun			status = "disabled";
699*4882a593Smuzhiyun		};
700*4882a593Smuzhiyun		pll1: clock-controller@21a000 {
701*4882a593Smuzhiyun			compatible = "ti,da850-pll1";
702*4882a593Smuzhiyun			reg = <0x21a000 0x1000>;
703*4882a593Smuzhiyun			clocks = <&ref_clk>;
704*4882a593Smuzhiyun			clock-names = "clksrc";
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun			pll1_sysclk: sysclk {
707*4882a593Smuzhiyun				#clock-cells = <1>;
708*4882a593Smuzhiyun			};
709*4882a593Smuzhiyun			pll1_obsclk: obsclk {
710*4882a593Smuzhiyun				#clock-cells = <0>;
711*4882a593Smuzhiyun			};
712*4882a593Smuzhiyun		};
713*4882a593Smuzhiyun		mdio: mdio@224000 {
714*4882a593Smuzhiyun			compatible = "ti,davinci_mdio";
715*4882a593Smuzhiyun			#address-cells = <1>;
716*4882a593Smuzhiyun			#size-cells = <0>;
717*4882a593Smuzhiyun			reg = <0x224000 0x1000>;
718*4882a593Smuzhiyun			clocks = <&psc1 5>;
719*4882a593Smuzhiyun			clock-names = "fck";
720*4882a593Smuzhiyun			power-domains = <&psc1 5>;
721*4882a593Smuzhiyun			status = "disabled";
722*4882a593Smuzhiyun		};
723*4882a593Smuzhiyun		eth0: ethernet@220000 {
724*4882a593Smuzhiyun			compatible = "ti,davinci-dm6467-emac";
725*4882a593Smuzhiyun			reg = <0x220000 0x4000>;
726*4882a593Smuzhiyun			ti,davinci-ctrl-reg-offset = <0x3000>;
727*4882a593Smuzhiyun			ti,davinci-ctrl-mod-reg-offset = <0x2000>;
728*4882a593Smuzhiyun			ti,davinci-ctrl-ram-offset = <0>;
729*4882a593Smuzhiyun			ti,davinci-ctrl-ram-size = <0x2000>;
730*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
731*4882a593Smuzhiyun			interrupts = <33
732*4882a593Smuzhiyun					34
733*4882a593Smuzhiyun					35
734*4882a593Smuzhiyun					36
735*4882a593Smuzhiyun					>;
736*4882a593Smuzhiyun			clocks = <&psc1 5>;
737*4882a593Smuzhiyun			power-domains = <&psc1 5>;
738*4882a593Smuzhiyun			status = "disabled";
739*4882a593Smuzhiyun		};
740*4882a593Smuzhiyun		usb1: usb@225000 {
741*4882a593Smuzhiyun			compatible = "ti,da830-ohci";
742*4882a593Smuzhiyun			reg = <0x225000 0x1000>;
743*4882a593Smuzhiyun			interrupts = <59>;
744*4882a593Smuzhiyun			phys = <&usb_phy 1>;
745*4882a593Smuzhiyun			phy-names = "usb-phy";
746*4882a593Smuzhiyun			clocks = <&psc1 2>;
747*4882a593Smuzhiyun			status = "disabled";
748*4882a593Smuzhiyun		};
749*4882a593Smuzhiyun		gpio: gpio@226000 {
750*4882a593Smuzhiyun			compatible = "ti,dm6441-gpio";
751*4882a593Smuzhiyun			gpio-controller;
752*4882a593Smuzhiyun			#gpio-cells = <2>;
753*4882a593Smuzhiyun			reg = <0x226000 0x1000>;
754*4882a593Smuzhiyun			interrupts = <42 43 44 45 46 47 48 49 50>;
755*4882a593Smuzhiyun			ti,ngpio = <144>;
756*4882a593Smuzhiyun			ti,davinci-gpio-unbanked = <0>;
757*4882a593Smuzhiyun			clocks = <&psc1 3>;
758*4882a593Smuzhiyun			clock-names = "gpio";
759*4882a593Smuzhiyun			status = "disabled";
760*4882a593Smuzhiyun			interrupt-controller;
761*4882a593Smuzhiyun			#interrupt-cells = <2>;
762*4882a593Smuzhiyun			gpio-ranges = <&pmx_core   0  15 1>,
763*4882a593Smuzhiyun				      <&pmx_core   1  14 1>,
764*4882a593Smuzhiyun				      <&pmx_core   2  13 1>,
765*4882a593Smuzhiyun				      <&pmx_core   3  12 1>,
766*4882a593Smuzhiyun				      <&pmx_core   4  11 1>,
767*4882a593Smuzhiyun				      <&pmx_core   5  10 1>,
768*4882a593Smuzhiyun				      <&pmx_core   6   9 1>,
769*4882a593Smuzhiyun				      <&pmx_core   7   8 1>,
770*4882a593Smuzhiyun				      <&pmx_core   8   7 1>,
771*4882a593Smuzhiyun				      <&pmx_core   9   6 1>,
772*4882a593Smuzhiyun				      <&pmx_core  10   5 1>,
773*4882a593Smuzhiyun				      <&pmx_core  11   4 1>,
774*4882a593Smuzhiyun				      <&pmx_core  12   3 1>,
775*4882a593Smuzhiyun				      <&pmx_core  13   2 1>,
776*4882a593Smuzhiyun				      <&pmx_core  14   1 1>,
777*4882a593Smuzhiyun				      <&pmx_core  15   0 1>,
778*4882a593Smuzhiyun				      <&pmx_core  16  39 1>,
779*4882a593Smuzhiyun				      <&pmx_core  17  38 1>,
780*4882a593Smuzhiyun				      <&pmx_core  18  37 1>,
781*4882a593Smuzhiyun				      <&pmx_core  19  36 1>,
782*4882a593Smuzhiyun				      <&pmx_core  20  35 1>,
783*4882a593Smuzhiyun				      <&pmx_core  21  34 1>,
784*4882a593Smuzhiyun				      <&pmx_core  22  33 1>,
785*4882a593Smuzhiyun				      <&pmx_core  23  32 1>,
786*4882a593Smuzhiyun				      <&pmx_core  24  24 1>,
787*4882a593Smuzhiyun				      <&pmx_core  25  22 1>,
788*4882a593Smuzhiyun				      <&pmx_core  26  21 1>,
789*4882a593Smuzhiyun				      <&pmx_core  27  20 1>,
790*4882a593Smuzhiyun				      <&pmx_core  28  19 1>,
791*4882a593Smuzhiyun				      <&pmx_core  29  18 1>,
792*4882a593Smuzhiyun				      <&pmx_core  30  17 1>,
793*4882a593Smuzhiyun				      <&pmx_core  31  16 1>,
794*4882a593Smuzhiyun				      <&pmx_core  32  55 1>,
795*4882a593Smuzhiyun				      <&pmx_core  33  54 1>,
796*4882a593Smuzhiyun				      <&pmx_core  34  53 1>,
797*4882a593Smuzhiyun				      <&pmx_core  35  52 1>,
798*4882a593Smuzhiyun				      <&pmx_core  36  51 1>,
799*4882a593Smuzhiyun				      <&pmx_core  37  50 1>,
800*4882a593Smuzhiyun				      <&pmx_core  38  49 1>,
801*4882a593Smuzhiyun				      <&pmx_core  39  48 1>,
802*4882a593Smuzhiyun				      <&pmx_core  40  47 1>,
803*4882a593Smuzhiyun				      <&pmx_core  41  46 1>,
804*4882a593Smuzhiyun				      <&pmx_core  42  45 1>,
805*4882a593Smuzhiyun				      <&pmx_core  43  44 1>,
806*4882a593Smuzhiyun				      <&pmx_core  44  43 1>,
807*4882a593Smuzhiyun				      <&pmx_core  45  42 1>,
808*4882a593Smuzhiyun				      <&pmx_core  46  41 1>,
809*4882a593Smuzhiyun				      <&pmx_core  47  40 1>,
810*4882a593Smuzhiyun				      <&pmx_core  48  71 1>,
811*4882a593Smuzhiyun				      <&pmx_core  49  70 1>,
812*4882a593Smuzhiyun				      <&pmx_core  50  69 1>,
813*4882a593Smuzhiyun				      <&pmx_core  51  68 1>,
814*4882a593Smuzhiyun				      <&pmx_core  52  67 1>,
815*4882a593Smuzhiyun				      <&pmx_core  53  66 1>,
816*4882a593Smuzhiyun				      <&pmx_core  54  65 1>,
817*4882a593Smuzhiyun				      <&pmx_core  55  64 1>,
818*4882a593Smuzhiyun				      <&pmx_core  56  63 1>,
819*4882a593Smuzhiyun				      <&pmx_core  57  62 1>,
820*4882a593Smuzhiyun				      <&pmx_core  58  61 1>,
821*4882a593Smuzhiyun				      <&pmx_core  59  60 1>,
822*4882a593Smuzhiyun				      <&pmx_core  60  59 1>,
823*4882a593Smuzhiyun				      <&pmx_core  61  58 1>,
824*4882a593Smuzhiyun				      <&pmx_core  62  57 1>,
825*4882a593Smuzhiyun				      <&pmx_core  63  56 1>,
826*4882a593Smuzhiyun				      <&pmx_core  64  87 1>,
827*4882a593Smuzhiyun				      <&pmx_core  65  86 1>,
828*4882a593Smuzhiyun				      <&pmx_core  66  85 1>,
829*4882a593Smuzhiyun				      <&pmx_core  67  84 1>,
830*4882a593Smuzhiyun				      <&pmx_core  68  83 1>,
831*4882a593Smuzhiyun				      <&pmx_core  69  82 1>,
832*4882a593Smuzhiyun				      <&pmx_core  70  81 1>,
833*4882a593Smuzhiyun				      <&pmx_core  71  80 1>,
834*4882a593Smuzhiyun				      <&pmx_core  72  70 1>,
835*4882a593Smuzhiyun				      <&pmx_core  73  78 1>,
836*4882a593Smuzhiyun				      <&pmx_core  74  77 1>,
837*4882a593Smuzhiyun				      <&pmx_core  75  76 1>,
838*4882a593Smuzhiyun				      <&pmx_core  76  75 1>,
839*4882a593Smuzhiyun				      <&pmx_core  77  74 1>,
840*4882a593Smuzhiyun				      <&pmx_core  78  73 1>,
841*4882a593Smuzhiyun				      <&pmx_core  79  72 1>,
842*4882a593Smuzhiyun				      <&pmx_core  80 103 1>,
843*4882a593Smuzhiyun				      <&pmx_core  81 102 1>,
844*4882a593Smuzhiyun				      <&pmx_core  82 101 1>,
845*4882a593Smuzhiyun				      <&pmx_core  83 100 1>,
846*4882a593Smuzhiyun				      <&pmx_core  84  99 1>,
847*4882a593Smuzhiyun				      <&pmx_core  85  98 1>,
848*4882a593Smuzhiyun				      <&pmx_core  86  97 1>,
849*4882a593Smuzhiyun				      <&pmx_core  87  96 1>,
850*4882a593Smuzhiyun				      <&pmx_core  88  95 1>,
851*4882a593Smuzhiyun				      <&pmx_core  89  94 1>,
852*4882a593Smuzhiyun				      <&pmx_core  90  93 1>,
853*4882a593Smuzhiyun				      <&pmx_core  91  92 1>,
854*4882a593Smuzhiyun				      <&pmx_core  92  91 1>,
855*4882a593Smuzhiyun				      <&pmx_core  93  90 1>,
856*4882a593Smuzhiyun				      <&pmx_core  94  89 1>,
857*4882a593Smuzhiyun				      <&pmx_core  95  88 1>,
858*4882a593Smuzhiyun				      <&pmx_core  96 158 1>,
859*4882a593Smuzhiyun				      <&pmx_core  97 157 1>,
860*4882a593Smuzhiyun				      <&pmx_core  98 156 1>,
861*4882a593Smuzhiyun				      <&pmx_core  99 155 1>,
862*4882a593Smuzhiyun				      <&pmx_core 100 154 1>,
863*4882a593Smuzhiyun				      <&pmx_core 101 129 1>,
864*4882a593Smuzhiyun				      <&pmx_core 102 113 1>,
865*4882a593Smuzhiyun				      <&pmx_core 103 112 1>,
866*4882a593Smuzhiyun				      <&pmx_core 104 111 1>,
867*4882a593Smuzhiyun				      <&pmx_core 105 110 1>,
868*4882a593Smuzhiyun				      <&pmx_core 106 109 1>,
869*4882a593Smuzhiyun				      <&pmx_core 107 108 1>,
870*4882a593Smuzhiyun				      <&pmx_core 108 107 1>,
871*4882a593Smuzhiyun				      <&pmx_core 109 106 1>,
872*4882a593Smuzhiyun				      <&pmx_core 110 105 1>,
873*4882a593Smuzhiyun				      <&pmx_core 111 104 1>,
874*4882a593Smuzhiyun				      <&pmx_core 112 145 1>,
875*4882a593Smuzhiyun				      <&pmx_core 113 144 1>,
876*4882a593Smuzhiyun				      <&pmx_core 114 143 1>,
877*4882a593Smuzhiyun				      <&pmx_core 115 142 1>,
878*4882a593Smuzhiyun				      <&pmx_core 116 141 1>,
879*4882a593Smuzhiyun				      <&pmx_core 117 140 1>,
880*4882a593Smuzhiyun				      <&pmx_core 118 139 1>,
881*4882a593Smuzhiyun				      <&pmx_core 119 138 1>,
882*4882a593Smuzhiyun				      <&pmx_core 120 137 1>,
883*4882a593Smuzhiyun				      <&pmx_core 121 136 1>,
884*4882a593Smuzhiyun				      <&pmx_core 122 135 1>,
885*4882a593Smuzhiyun				      <&pmx_core 123 134 1>,
886*4882a593Smuzhiyun				      <&pmx_core 124 133 1>,
887*4882a593Smuzhiyun				      <&pmx_core 125 132 1>,
888*4882a593Smuzhiyun				      <&pmx_core 126 131 1>,
889*4882a593Smuzhiyun				      <&pmx_core 127 130 1>,
890*4882a593Smuzhiyun				      <&pmx_core 128 159 1>,
891*4882a593Smuzhiyun				      <&pmx_core 129  31 1>,
892*4882a593Smuzhiyun				      <&pmx_core 130  30 1>,
893*4882a593Smuzhiyun				      <&pmx_core 131  20 1>,
894*4882a593Smuzhiyun				      <&pmx_core 132  28 1>,
895*4882a593Smuzhiyun				      <&pmx_core 133  27 1>,
896*4882a593Smuzhiyun				      <&pmx_core 134  26 1>,
897*4882a593Smuzhiyun				      <&pmx_core 135  23 1>,
898*4882a593Smuzhiyun				      <&pmx_core 136 153 1>,
899*4882a593Smuzhiyun				      <&pmx_core 137 152 1>,
900*4882a593Smuzhiyun				      <&pmx_core 138 151 1>,
901*4882a593Smuzhiyun				      <&pmx_core 139 150 1>,
902*4882a593Smuzhiyun				      <&pmx_core 140 149 1>,
903*4882a593Smuzhiyun				      <&pmx_core 141 148 1>,
904*4882a593Smuzhiyun				      <&pmx_core 142 147 1>,
905*4882a593Smuzhiyun				      <&pmx_core 143 146 1>;
906*4882a593Smuzhiyun		};
907*4882a593Smuzhiyun		psc1: clock-controller@227000 {
908*4882a593Smuzhiyun			compatible = "ti,da850-psc1";
909*4882a593Smuzhiyun			reg = <0x227000 0x1000>;
910*4882a593Smuzhiyun			#clock-cells = <1>;
911*4882a593Smuzhiyun			#power-domain-cells = <1>;
912*4882a593Smuzhiyun			clocks = <&pll0_sysclk 2>, <&pll0_sysclk 4>,
913*4882a593Smuzhiyun				 <&async3_clk>;
914*4882a593Smuzhiyun			clock-names = "pll0_sysclk2", "pll0_sysclk4", "async3";
915*4882a593Smuzhiyun			assigned-clocks = <&async3_clk>;
916*4882a593Smuzhiyun			assigned-clock-parents = <&pll1_sysclk 2>;
917*4882a593Smuzhiyun		};
918*4882a593Smuzhiyun		pinconf: pin-controller@22c00c {
919*4882a593Smuzhiyun			compatible = "ti,da850-pupd";
920*4882a593Smuzhiyun			reg = <0x22c00c 0x8>;
921*4882a593Smuzhiyun			status = "disabled";
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun		mcasp0: mcasp@100000 {
925*4882a593Smuzhiyun			compatible = "ti,da830-mcasp-audio";
926*4882a593Smuzhiyun			reg = <0x100000 0x2000>,
927*4882a593Smuzhiyun			      <0x102000 0x400000>;
928*4882a593Smuzhiyun			reg-names = "mpu", "dat";
929*4882a593Smuzhiyun			interrupts = <54>;
930*4882a593Smuzhiyun			interrupt-names = "common";
931*4882a593Smuzhiyun			power-domains = <&psc1 7>;
932*4882a593Smuzhiyun			status = "disabled";
933*4882a593Smuzhiyun			dmas = <&edma0 1 1>,
934*4882a593Smuzhiyun				<&edma0 0 1>;
935*4882a593Smuzhiyun			dma-names = "tx", "rx";
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun		lcdc: display@213000 {
939*4882a593Smuzhiyun			compatible = "ti,da850-tilcdc";
940*4882a593Smuzhiyun			reg = <0x213000 0x1000>;
941*4882a593Smuzhiyun			interrupts = <52>;
942*4882a593Smuzhiyun			max-pixelclock = <37500>;
943*4882a593Smuzhiyun			clocks = <&psc1 16>;
944*4882a593Smuzhiyun			clock-names = "fck";
945*4882a593Smuzhiyun			power-domains = <&psc1 16>;
946*4882a593Smuzhiyun			status = "disabled";
947*4882a593Smuzhiyun		};
948*4882a593Smuzhiyun	};
949*4882a593Smuzhiyun	aemif: aemif@68000000 {
950*4882a593Smuzhiyun		compatible = "ti,da850-aemif";
951*4882a593Smuzhiyun		#address-cells = <2>;
952*4882a593Smuzhiyun		#size-cells = <1>;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun		reg = <0x68000000 0x00008000>;
955*4882a593Smuzhiyun		ranges = <0 0 0x60000000 0x08000000
956*4882a593Smuzhiyun			  1 0 0x68000000 0x00008000>;
957*4882a593Smuzhiyun		clocks = <&psc0 3>;
958*4882a593Smuzhiyun		clock-names = "aemif";
959*4882a593Smuzhiyun		clock-ranges;
960*4882a593Smuzhiyun		status = "disabled";
961*4882a593Smuzhiyun	};
962*4882a593Smuzhiyun	memctrl: memory-controller@b0000000 {
963*4882a593Smuzhiyun		compatible = "ti,da850-ddr-controller";
964*4882a593Smuzhiyun		reg = <0xb0000000 0xe8>;
965*4882a593Smuzhiyun		status = "disabled";
966*4882a593Smuzhiyun	};
967*4882a593Smuzhiyun};
968