xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/bcm2711.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun#include "bcm283x.dtsi"
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
5*4882a593Smuzhiyun#include <dt-bindings/soc/bcm2835-pm.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	compatible = "brcm,bcm2711";
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun	#address-cells = <2>;
11*4882a593Smuzhiyun	#size-cells = <1>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	interrupt-parent = <&gicv2>;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	vc4: gpu {
16*4882a593Smuzhiyun		compatible = "brcm,bcm2711-vc5";
17*4882a593Smuzhiyun		status = "disabled";
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	clk_27MHz: clk-27M {
21*4882a593Smuzhiyun		#clock-cells = <0>;
22*4882a593Smuzhiyun		compatible = "fixed-clock";
23*4882a593Smuzhiyun		clock-frequency = <27000000>;
24*4882a593Smuzhiyun		clock-output-names = "27MHz-clock";
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	clk_108MHz: clk-108M {
28*4882a593Smuzhiyun		#clock-cells = <0>;
29*4882a593Smuzhiyun		compatible = "fixed-clock";
30*4882a593Smuzhiyun		clock-frequency = <108000000>;
31*4882a593Smuzhiyun		clock-output-names = "108MHz-clock";
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	soc {
35*4882a593Smuzhiyun		/*
36*4882a593Smuzhiyun		 * Defined ranges:
37*4882a593Smuzhiyun		 *   Common BCM283x peripherals
38*4882a593Smuzhiyun		 *   BCM2711-specific peripherals
39*4882a593Smuzhiyun		 *   ARM-local peripherals
40*4882a593Smuzhiyun		 */
41*4882a593Smuzhiyun		ranges = <0x7e000000  0x0 0xfe000000  0x01800000>,
42*4882a593Smuzhiyun			 <0x7c000000  0x0 0xfc000000  0x02000000>,
43*4882a593Smuzhiyun			 <0x40000000  0x0 0xff800000  0x00800000>;
44*4882a593Smuzhiyun		/* Emulate a contiguous 30-bit address range for DMA */
45*4882a593Smuzhiyun		dma-ranges = <0xc0000000  0x0 0x00000000  0x40000000>;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		/*
48*4882a593Smuzhiyun		 * This node is the provider for the enable-method for
49*4882a593Smuzhiyun		 * bringing up secondary cores.
50*4882a593Smuzhiyun		 */
51*4882a593Smuzhiyun		local_intc: local_intc@40000000 {
52*4882a593Smuzhiyun			compatible = "brcm,bcm2836-l1-intc";
53*4882a593Smuzhiyun			reg = <0x40000000 0x100>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		gicv2: interrupt-controller@40041000 {
57*4882a593Smuzhiyun			interrupt-controller;
58*4882a593Smuzhiyun			#interrupt-cells = <3>;
59*4882a593Smuzhiyun			compatible = "arm,gic-400";
60*4882a593Smuzhiyun			reg =	<0x40041000 0x1000>,
61*4882a593Smuzhiyun				<0x40042000 0x2000>,
62*4882a593Smuzhiyun				<0x40044000 0x2000>,
63*4882a593Smuzhiyun				<0x40046000 0x2000>;
64*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) |
65*4882a593Smuzhiyun						 IRQ_TYPE_LEVEL_HIGH)>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		avs_monitor: avs-monitor@7d5d2000 {
69*4882a593Smuzhiyun			compatible = "brcm,bcm2711-avs-monitor",
70*4882a593Smuzhiyun				     "syscon", "simple-mfd";
71*4882a593Smuzhiyun			reg = <0x7d5d2000 0xf00>;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			thermal: thermal {
74*4882a593Smuzhiyun				compatible = "brcm,bcm2711-thermal";
75*4882a593Smuzhiyun				#thermal-sensor-cells = <0>;
76*4882a593Smuzhiyun			};
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		dma: dma@7e007000 {
80*4882a593Smuzhiyun			compatible = "brcm,bcm2835-dma";
81*4882a593Smuzhiyun			reg = <0x7e007000 0xb00>;
82*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
83*4882a593Smuzhiyun				     <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
84*4882a593Smuzhiyun				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
85*4882a593Smuzhiyun				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
86*4882a593Smuzhiyun				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
87*4882a593Smuzhiyun				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
88*4882a593Smuzhiyun				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
89*4882a593Smuzhiyun				     /* DMA lite 7 - 10 */
90*4882a593Smuzhiyun				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
91*4882a593Smuzhiyun				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
92*4882a593Smuzhiyun				     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
93*4882a593Smuzhiyun				     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
94*4882a593Smuzhiyun			interrupt-names = "dma0",
95*4882a593Smuzhiyun					  "dma1",
96*4882a593Smuzhiyun					  "dma2",
97*4882a593Smuzhiyun					  "dma3",
98*4882a593Smuzhiyun					  "dma4",
99*4882a593Smuzhiyun					  "dma5",
100*4882a593Smuzhiyun					  "dma6",
101*4882a593Smuzhiyun					  "dma7",
102*4882a593Smuzhiyun					  "dma8",
103*4882a593Smuzhiyun					  "dma9",
104*4882a593Smuzhiyun					  "dma10";
105*4882a593Smuzhiyun			#dma-cells = <1>;
106*4882a593Smuzhiyun			brcm,dma-channel-mask = <0x07f5>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		pm: watchdog@7e100000 {
110*4882a593Smuzhiyun			compatible = "brcm,bcm2835-pm", "brcm,bcm2835-pm-wdt";
111*4882a593Smuzhiyun			#power-domain-cells = <1>;
112*4882a593Smuzhiyun			#reset-cells = <1>;
113*4882a593Smuzhiyun			reg = <0x7e100000 0x114>,
114*4882a593Smuzhiyun			      <0x7e00a000 0x24>,
115*4882a593Smuzhiyun			      <0x7ec11000 0x20>;
116*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_V3D>,
117*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_PERI_IMAGE>,
118*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_H264>,
119*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_ISP>;
120*4882a593Smuzhiyun			clock-names = "v3d", "peri_image", "h264", "isp";
121*4882a593Smuzhiyun			system-power-controller;
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		rng@7e104000 {
125*4882a593Smuzhiyun			compatible = "brcm,bcm2711-rng200";
126*4882a593Smuzhiyun			reg = <0x7e104000 0x28>;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		uart2: serial@7e201400 {
130*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
131*4882a593Smuzhiyun			reg = <0x7e201400 0x200>;
132*4882a593Smuzhiyun			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
133*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_UART>,
134*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_VPU>;
135*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
136*4882a593Smuzhiyun			arm,primecell-periphid = <0x00241011>;
137*4882a593Smuzhiyun			status = "disabled";
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun		uart3: serial@7e201600 {
141*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
142*4882a593Smuzhiyun			reg = <0x7e201600 0x200>;
143*4882a593Smuzhiyun			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
144*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_UART>,
145*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_VPU>;
146*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
147*4882a593Smuzhiyun			arm,primecell-periphid = <0x00241011>;
148*4882a593Smuzhiyun			status = "disabled";
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun		uart4: serial@7e201800 {
152*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
153*4882a593Smuzhiyun			reg = <0x7e201800 0x200>;
154*4882a593Smuzhiyun			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
155*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_UART>,
156*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_VPU>;
157*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
158*4882a593Smuzhiyun			arm,primecell-periphid = <0x00241011>;
159*4882a593Smuzhiyun			status = "disabled";
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		uart5: serial@7e201a00 {
163*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
164*4882a593Smuzhiyun			reg = <0x7e201a00 0x200>;
165*4882a593Smuzhiyun			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
166*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_UART>,
167*4882a593Smuzhiyun				 <&clocks BCM2835_CLOCK_VPU>;
168*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
169*4882a593Smuzhiyun			arm,primecell-periphid = <0x00241011>;
170*4882a593Smuzhiyun			status = "disabled";
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun		spi3: spi@7e204600 {
174*4882a593Smuzhiyun			compatible = "brcm,bcm2835-spi";
175*4882a593Smuzhiyun			reg = <0x7e204600 0x0200>;
176*4882a593Smuzhiyun			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
177*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
178*4882a593Smuzhiyun			#address-cells = <1>;
179*4882a593Smuzhiyun			#size-cells = <0>;
180*4882a593Smuzhiyun			status = "disabled";
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		spi4: spi@7e204800 {
184*4882a593Smuzhiyun			compatible = "brcm,bcm2835-spi";
185*4882a593Smuzhiyun			reg = <0x7e204800 0x0200>;
186*4882a593Smuzhiyun			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
187*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
188*4882a593Smuzhiyun			#address-cells = <1>;
189*4882a593Smuzhiyun			#size-cells = <0>;
190*4882a593Smuzhiyun			status = "disabled";
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		spi5: spi@7e204a00 {
194*4882a593Smuzhiyun			compatible = "brcm,bcm2835-spi";
195*4882a593Smuzhiyun			reg = <0x7e204a00 0x0200>;
196*4882a593Smuzhiyun			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
197*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
198*4882a593Smuzhiyun			#address-cells = <1>;
199*4882a593Smuzhiyun			#size-cells = <0>;
200*4882a593Smuzhiyun			status = "disabled";
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun		spi6: spi@7e204c00 {
204*4882a593Smuzhiyun			compatible = "brcm,bcm2835-spi";
205*4882a593Smuzhiyun			reg = <0x7e204c00 0x0200>;
206*4882a593Smuzhiyun			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
207*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
208*4882a593Smuzhiyun			#address-cells = <1>;
209*4882a593Smuzhiyun			#size-cells = <0>;
210*4882a593Smuzhiyun			status = "disabled";
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		i2c3: i2c@7e205600 {
214*4882a593Smuzhiyun			compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
215*4882a593Smuzhiyun			reg = <0x7e205600 0x200>;
216*4882a593Smuzhiyun			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
217*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
218*4882a593Smuzhiyun			#address-cells = <1>;
219*4882a593Smuzhiyun			#size-cells = <0>;
220*4882a593Smuzhiyun			status = "disabled";
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		i2c4: i2c@7e205800 {
224*4882a593Smuzhiyun			compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
225*4882a593Smuzhiyun			reg = <0x7e205800 0x200>;
226*4882a593Smuzhiyun			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
227*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
228*4882a593Smuzhiyun			#address-cells = <1>;
229*4882a593Smuzhiyun			#size-cells = <0>;
230*4882a593Smuzhiyun			status = "disabled";
231*4882a593Smuzhiyun		};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun		i2c5: i2c@7e205a00 {
234*4882a593Smuzhiyun			compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
235*4882a593Smuzhiyun			reg = <0x7e205a00 0x200>;
236*4882a593Smuzhiyun			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
237*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
238*4882a593Smuzhiyun			#address-cells = <1>;
239*4882a593Smuzhiyun			#size-cells = <0>;
240*4882a593Smuzhiyun			status = "disabled";
241*4882a593Smuzhiyun		};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun		i2c6: i2c@7e205c00 {
244*4882a593Smuzhiyun			compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
245*4882a593Smuzhiyun			reg = <0x7e205c00 0x200>;
246*4882a593Smuzhiyun			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
247*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_VPU>;
248*4882a593Smuzhiyun			#address-cells = <1>;
249*4882a593Smuzhiyun			#size-cells = <0>;
250*4882a593Smuzhiyun			status = "disabled";
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		pixelvalve0: pixelvalve@7e206000 {
254*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pixelvalve0";
255*4882a593Smuzhiyun			reg = <0x7e206000 0x100>;
256*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
257*4882a593Smuzhiyun			status = "disabled";
258*4882a593Smuzhiyun		};
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		pixelvalve1: pixelvalve@7e207000 {
261*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pixelvalve1";
262*4882a593Smuzhiyun			reg = <0x7e207000 0x100>;
263*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
264*4882a593Smuzhiyun			status = "disabled";
265*4882a593Smuzhiyun		};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun		pixelvalve2: pixelvalve@7e20a000 {
268*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pixelvalve2";
269*4882a593Smuzhiyun			reg = <0x7e20a000 0x100>;
270*4882a593Smuzhiyun			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
271*4882a593Smuzhiyun			status = "disabled";
272*4882a593Smuzhiyun		};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun		pwm1: pwm@7e20c800 {
275*4882a593Smuzhiyun			compatible = "brcm,bcm2835-pwm";
276*4882a593Smuzhiyun			reg = <0x7e20c800 0x28>;
277*4882a593Smuzhiyun			clocks = <&clocks BCM2835_CLOCK_PWM>;
278*4882a593Smuzhiyun			assigned-clocks = <&clocks BCM2835_CLOCK_PWM>;
279*4882a593Smuzhiyun			assigned-clock-rates = <10000000>;
280*4882a593Smuzhiyun			#pwm-cells = <2>;
281*4882a593Smuzhiyun			status = "disabled";
282*4882a593Smuzhiyun		};
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		pixelvalve4: pixelvalve@7e216000 {
285*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pixelvalve4";
286*4882a593Smuzhiyun			reg = <0x7e216000 0x100>;
287*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
288*4882a593Smuzhiyun			status = "disabled";
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		hvs: hvs@7e400000 {
292*4882a593Smuzhiyun			compatible = "brcm,bcm2711-hvs";
293*4882a593Smuzhiyun			reg = <0x7e400000 0x8000>;
294*4882a593Smuzhiyun			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		pixelvalve3: pixelvalve@7ec12000 {
298*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pixelvalve3";
299*4882a593Smuzhiyun			reg = <0x7ec12000 0x100>;
300*4882a593Smuzhiyun			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
301*4882a593Smuzhiyun			status = "disabled";
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun		dvp: clock@7ef00000 {
305*4882a593Smuzhiyun			compatible = "brcm,brcm2711-dvp";
306*4882a593Smuzhiyun			reg = <0x7ef00000 0x10>;
307*4882a593Smuzhiyun			clocks = <&clk_108MHz>;
308*4882a593Smuzhiyun			#clock-cells = <1>;
309*4882a593Smuzhiyun			#reset-cells = <1>;
310*4882a593Smuzhiyun		};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun		hdmi0: hdmi@7ef00700 {
313*4882a593Smuzhiyun			compatible = "brcm,bcm2711-hdmi0";
314*4882a593Smuzhiyun			reg = <0x7ef00700 0x300>,
315*4882a593Smuzhiyun			      <0x7ef00300 0x200>,
316*4882a593Smuzhiyun			      <0x7ef00f00 0x80>,
317*4882a593Smuzhiyun			      <0x7ef00f80 0x80>,
318*4882a593Smuzhiyun			      <0x7ef01b00 0x200>,
319*4882a593Smuzhiyun			      <0x7ef01f00 0x400>,
320*4882a593Smuzhiyun			      <0x7ef00200 0x80>,
321*4882a593Smuzhiyun			      <0x7ef04300 0x100>,
322*4882a593Smuzhiyun			      <0x7ef20000 0x100>;
323*4882a593Smuzhiyun			reg-names = "hdmi",
324*4882a593Smuzhiyun				    "dvp",
325*4882a593Smuzhiyun				    "phy",
326*4882a593Smuzhiyun				    "rm",
327*4882a593Smuzhiyun				    "packet",
328*4882a593Smuzhiyun				    "metadata",
329*4882a593Smuzhiyun				    "csc",
330*4882a593Smuzhiyun				    "cec",
331*4882a593Smuzhiyun				    "hd";
332*4882a593Smuzhiyun			clock-names = "hdmi", "bvb", "audio", "cec";
333*4882a593Smuzhiyun			resets = <&dvp 0>;
334*4882a593Smuzhiyun			ddc = <&ddc0>;
335*4882a593Smuzhiyun			dmas = <&dma 10>;
336*4882a593Smuzhiyun			dma-names = "audio-rx";
337*4882a593Smuzhiyun			status = "disabled";
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		ddc0: i2c@7ef04500 {
341*4882a593Smuzhiyun			compatible = "brcm,bcm2711-hdmi-i2c";
342*4882a593Smuzhiyun			reg = <0x7ef04500 0x100>, <0x7ef00b00 0x300>;
343*4882a593Smuzhiyun			reg-names = "bsc", "auto-i2c";
344*4882a593Smuzhiyun			clock-frequency = <97500>;
345*4882a593Smuzhiyun			status = "disabled";
346*4882a593Smuzhiyun		};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun		hdmi1: hdmi@7ef05700 {
349*4882a593Smuzhiyun			compatible = "brcm,bcm2711-hdmi1";
350*4882a593Smuzhiyun			reg = <0x7ef05700 0x300>,
351*4882a593Smuzhiyun			      <0x7ef05300 0x200>,
352*4882a593Smuzhiyun			      <0x7ef05f00 0x80>,
353*4882a593Smuzhiyun			      <0x7ef05f80 0x80>,
354*4882a593Smuzhiyun			      <0x7ef06b00 0x200>,
355*4882a593Smuzhiyun			      <0x7ef06f00 0x400>,
356*4882a593Smuzhiyun			      <0x7ef00280 0x80>,
357*4882a593Smuzhiyun			      <0x7ef09300 0x100>,
358*4882a593Smuzhiyun			      <0x7ef20000 0x100>;
359*4882a593Smuzhiyun			reg-names = "hdmi",
360*4882a593Smuzhiyun				    "dvp",
361*4882a593Smuzhiyun				    "phy",
362*4882a593Smuzhiyun				    "rm",
363*4882a593Smuzhiyun				    "packet",
364*4882a593Smuzhiyun				    "metadata",
365*4882a593Smuzhiyun				    "csc",
366*4882a593Smuzhiyun				    "cec",
367*4882a593Smuzhiyun				    "hd";
368*4882a593Smuzhiyun			ddc = <&ddc1>;
369*4882a593Smuzhiyun			clock-names = "hdmi", "bvb", "audio", "cec";
370*4882a593Smuzhiyun			resets = <&dvp 1>;
371*4882a593Smuzhiyun			dmas = <&dma 17>;
372*4882a593Smuzhiyun			dma-names = "audio-rx";
373*4882a593Smuzhiyun			status = "disabled";
374*4882a593Smuzhiyun		};
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun		ddc1: i2c@7ef09500 {
377*4882a593Smuzhiyun			compatible = "brcm,bcm2711-hdmi-i2c";
378*4882a593Smuzhiyun			reg = <0x7ef09500 0x100>, <0x7ef05b00 0x300>;
379*4882a593Smuzhiyun			reg-names = "bsc", "auto-i2c";
380*4882a593Smuzhiyun			clock-frequency = <97500>;
381*4882a593Smuzhiyun			status = "disabled";
382*4882a593Smuzhiyun		};
383*4882a593Smuzhiyun	};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	/*
386*4882a593Smuzhiyun	 * emmc2 has different DMA constraints based on SoC revisions. It was
387*4882a593Smuzhiyun	 * moved into its own bus, so as for RPi4's firmware to update them.
388*4882a593Smuzhiyun	 * The firmware will find whether the emmc2bus alias is defined, and if
389*4882a593Smuzhiyun	 * so, it'll edit the dma-ranges property below accordingly.
390*4882a593Smuzhiyun	 */
391*4882a593Smuzhiyun	emmc2bus: emmc2bus {
392*4882a593Smuzhiyun		compatible = "simple-bus";
393*4882a593Smuzhiyun		#address-cells = <2>;
394*4882a593Smuzhiyun		#size-cells = <1>;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun		ranges = <0x0 0x7e000000  0x0 0xfe000000  0x01800000>;
397*4882a593Smuzhiyun		dma-ranges = <0x0 0xc0000000  0x0 0x00000000  0x40000000>;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun		emmc2: mmc@7e340000 {
400*4882a593Smuzhiyun			compatible = "brcm,bcm2711-emmc2";
401*4882a593Smuzhiyun			reg = <0x0 0x7e340000 0x100>;
402*4882a593Smuzhiyun			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
403*4882a593Smuzhiyun			clocks = <&clocks BCM2711_CLOCK_EMMC2>;
404*4882a593Smuzhiyun			status = "disabled";
405*4882a593Smuzhiyun		};
406*4882a593Smuzhiyun	};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun	arm-pmu {
409*4882a593Smuzhiyun		compatible = "arm,cortex-a72-pmu", "arm,armv8-pmuv3";
410*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
411*4882a593Smuzhiyun			<GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
412*4882a593Smuzhiyun			<GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
413*4882a593Smuzhiyun			<GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
414*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
415*4882a593Smuzhiyun	};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun	timer {
418*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
419*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) |
420*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
421*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) |
422*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
423*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) |
424*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
425*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) |
426*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>;
427*4882a593Smuzhiyun		/* This only applies to the ARMv7 stub */
428*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	cpus: cpus {
432*4882a593Smuzhiyun		#address-cells = <1>;
433*4882a593Smuzhiyun		#size-cells = <0>;
434*4882a593Smuzhiyun		enable-method = "brcm,bcm2836-smp"; // for ARM 32-bit
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun		/* Source for d/i-cache-line-size and d/i-cache-sets
437*4882a593Smuzhiyun		 * https://developer.arm.com/documentation/100095/0003
438*4882a593Smuzhiyun		 * /Level-1-Memory-System/About-the-L1-memory-system?lang=en
439*4882a593Smuzhiyun		 * Source for d/i-cache-size
440*4882a593Smuzhiyun		 * https://www.raspberrypi.com/documentation/computers
441*4882a593Smuzhiyun		 * /processors.html#bcm2711
442*4882a593Smuzhiyun		 */
443*4882a593Smuzhiyun		cpu0: cpu@0 {
444*4882a593Smuzhiyun			device_type = "cpu";
445*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
446*4882a593Smuzhiyun			reg = <0>;
447*4882a593Smuzhiyun			enable-method = "spin-table";
448*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x000000d8>;
449*4882a593Smuzhiyun			d-cache-size = <0x8000>;
450*4882a593Smuzhiyun			d-cache-line-size = <64>;
451*4882a593Smuzhiyun			d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set
452*4882a593Smuzhiyun			i-cache-size = <0xc000>;
453*4882a593Smuzhiyun			i-cache-line-size = <64>;
454*4882a593Smuzhiyun			i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set
455*4882a593Smuzhiyun			next-level-cache = <&l2>;
456*4882a593Smuzhiyun		};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun		cpu1: cpu@1 {
459*4882a593Smuzhiyun			device_type = "cpu";
460*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
461*4882a593Smuzhiyun			reg = <1>;
462*4882a593Smuzhiyun			enable-method = "spin-table";
463*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x000000e0>;
464*4882a593Smuzhiyun			d-cache-size = <0x8000>;
465*4882a593Smuzhiyun			d-cache-line-size = <64>;
466*4882a593Smuzhiyun			d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set
467*4882a593Smuzhiyun			i-cache-size = <0xc000>;
468*4882a593Smuzhiyun			i-cache-line-size = <64>;
469*4882a593Smuzhiyun			i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set
470*4882a593Smuzhiyun			next-level-cache = <&l2>;
471*4882a593Smuzhiyun		};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun		cpu2: cpu@2 {
474*4882a593Smuzhiyun			device_type = "cpu";
475*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
476*4882a593Smuzhiyun			reg = <2>;
477*4882a593Smuzhiyun			enable-method = "spin-table";
478*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x000000e8>;
479*4882a593Smuzhiyun			d-cache-size = <0x8000>;
480*4882a593Smuzhiyun			d-cache-line-size = <64>;
481*4882a593Smuzhiyun			d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set
482*4882a593Smuzhiyun			i-cache-size = <0xc000>;
483*4882a593Smuzhiyun			i-cache-line-size = <64>;
484*4882a593Smuzhiyun			i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set
485*4882a593Smuzhiyun			next-level-cache = <&l2>;
486*4882a593Smuzhiyun		};
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun		cpu3: cpu@3 {
489*4882a593Smuzhiyun			device_type = "cpu";
490*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
491*4882a593Smuzhiyun			reg = <3>;
492*4882a593Smuzhiyun			enable-method = "spin-table";
493*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x000000f0>;
494*4882a593Smuzhiyun			d-cache-size = <0x8000>;
495*4882a593Smuzhiyun			d-cache-line-size = <64>;
496*4882a593Smuzhiyun			d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set
497*4882a593Smuzhiyun			i-cache-size = <0xc000>;
498*4882a593Smuzhiyun			i-cache-line-size = <64>;
499*4882a593Smuzhiyun			i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set
500*4882a593Smuzhiyun			next-level-cache = <&l2>;
501*4882a593Smuzhiyun		};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun		/* Source for d/i-cache-line-size and d/i-cache-sets
504*4882a593Smuzhiyun		 *  https://developer.arm.com/documentation/100095/0003
505*4882a593Smuzhiyun		 *  /Level-2-Memory-System/About-the-L2-memory-system?lang=en
506*4882a593Smuzhiyun		 *  Source for d/i-cache-size
507*4882a593Smuzhiyun		 *  https://www.raspberrypi.com/documentation/computers
508*4882a593Smuzhiyun		 *  /processors.html#bcm2711
509*4882a593Smuzhiyun		 */
510*4882a593Smuzhiyun		l2: l2-cache0 {
511*4882a593Smuzhiyun			compatible = "cache";
512*4882a593Smuzhiyun			cache-size = <0x100000>;
513*4882a593Smuzhiyun			cache-line-size = <64>;
514*4882a593Smuzhiyun			cache-sets = <1024>; // 1MiB(size)/64(line-size)=16384ways/16-way set
515*4882a593Smuzhiyun			cache-level = <2>;
516*4882a593Smuzhiyun		};
517*4882a593Smuzhiyun	};
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun	scb {
520*4882a593Smuzhiyun		compatible = "simple-bus";
521*4882a593Smuzhiyun		#address-cells = <2>;
522*4882a593Smuzhiyun		#size-cells = <1>;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun		ranges = <0x0 0x7c000000  0x0 0xfc000000  0x03800000>,
525*4882a593Smuzhiyun			 <0x6 0x00000000  0x6 0x00000000  0x40000000>;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun		pcie0: pcie@7d500000 {
528*4882a593Smuzhiyun			compatible = "brcm,bcm2711-pcie";
529*4882a593Smuzhiyun			reg = <0x0 0x7d500000 0x9310>;
530*4882a593Smuzhiyun			device_type = "pci";
531*4882a593Smuzhiyun			#address-cells = <3>;
532*4882a593Smuzhiyun			#interrupt-cells = <1>;
533*4882a593Smuzhiyun			#size-cells = <2>;
534*4882a593Smuzhiyun			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
535*4882a593Smuzhiyun				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
536*4882a593Smuzhiyun			interrupt-names = "pcie", "msi";
537*4882a593Smuzhiyun			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
538*4882a593Smuzhiyun			interrupt-map = <0 0 0 1 &gicv2 GIC_SPI 143
539*4882a593Smuzhiyun							IRQ_TYPE_LEVEL_HIGH>,
540*4882a593Smuzhiyun					<0 0 0 2 &gicv2 GIC_SPI 144
541*4882a593Smuzhiyun							IRQ_TYPE_LEVEL_HIGH>,
542*4882a593Smuzhiyun					<0 0 0 3 &gicv2 GIC_SPI 145
543*4882a593Smuzhiyun							IRQ_TYPE_LEVEL_HIGH>,
544*4882a593Smuzhiyun					<0 0 0 4 &gicv2 GIC_SPI 146
545*4882a593Smuzhiyun							IRQ_TYPE_LEVEL_HIGH>;
546*4882a593Smuzhiyun			msi-controller;
547*4882a593Smuzhiyun			msi-parent = <&pcie0>;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun			ranges = <0x02000000 0x0 0xf8000000 0x6 0x00000000
550*4882a593Smuzhiyun				  0x0 0x04000000>;
551*4882a593Smuzhiyun			/*
552*4882a593Smuzhiyun			 * The wrapper around the PCIe block has a bug
553*4882a593Smuzhiyun			 * preventing it from accessing beyond the first 3GB of
554*4882a593Smuzhiyun			 * memory.
555*4882a593Smuzhiyun			 */
556*4882a593Smuzhiyun			dma-ranges = <0x02000000 0x0 0x00000000 0x0 0x00000000
557*4882a593Smuzhiyun				      0x0 0xc0000000>;
558*4882a593Smuzhiyun			brcm,enable-ssc;
559*4882a593Smuzhiyun		};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun		genet: ethernet@7d580000 {
562*4882a593Smuzhiyun			compatible = "brcm,bcm2711-genet-v5";
563*4882a593Smuzhiyun			reg = <0x0 0x7d580000 0x10000>;
564*4882a593Smuzhiyun			#address-cells = <0x1>;
565*4882a593Smuzhiyun			#size-cells = <0x1>;
566*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
567*4882a593Smuzhiyun				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
568*4882a593Smuzhiyun			status = "disabled";
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun			genet_mdio: mdio@e14 {
571*4882a593Smuzhiyun				compatible = "brcm,genet-mdio-v5";
572*4882a593Smuzhiyun				reg = <0xe14 0x8>;
573*4882a593Smuzhiyun				reg-names = "mdio";
574*4882a593Smuzhiyun				#address-cells = <0x1>;
575*4882a593Smuzhiyun				#size-cells = <0x0>;
576*4882a593Smuzhiyun			};
577*4882a593Smuzhiyun		};
578*4882a593Smuzhiyun	};
579*4882a593Smuzhiyun};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun&clk_osc {
582*4882a593Smuzhiyun	clock-frequency = <54000000>;
583*4882a593Smuzhiyun};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun&clocks {
586*4882a593Smuzhiyun	compatible = "brcm,bcm2711-cprman";
587*4882a593Smuzhiyun};
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun&cpu_thermal {
590*4882a593Smuzhiyun	coefficients = <(-487) 410040>;
591*4882a593Smuzhiyun	thermal-sensors = <&thermal>;
592*4882a593Smuzhiyun};
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun&dsi0 {
595*4882a593Smuzhiyun	interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
596*4882a593Smuzhiyun};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun&dsi1 {
599*4882a593Smuzhiyun	interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
600*4882a593Smuzhiyun};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun&gpio {
603*4882a593Smuzhiyun	compatible = "brcm,bcm2711-gpio";
604*4882a593Smuzhiyun	interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
605*4882a593Smuzhiyun		     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
606*4882a593Smuzhiyun		     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
607*4882a593Smuzhiyun		     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun	gpio-ranges = <&gpio 0 0 58>;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun	gpclk0_gpio49: gpclk0_gpio49 {
612*4882a593Smuzhiyun		pin-gpclk {
613*4882a593Smuzhiyun			pins = "gpio49";
614*4882a593Smuzhiyun			function = "alt1";
615*4882a593Smuzhiyun			bias-disable;
616*4882a593Smuzhiyun		};
617*4882a593Smuzhiyun	};
618*4882a593Smuzhiyun	gpclk1_gpio50: gpclk1_gpio50 {
619*4882a593Smuzhiyun		pin-gpclk {
620*4882a593Smuzhiyun			pins = "gpio50";
621*4882a593Smuzhiyun			function = "alt1";
622*4882a593Smuzhiyun			bias-disable;
623*4882a593Smuzhiyun		};
624*4882a593Smuzhiyun	};
625*4882a593Smuzhiyun	gpclk2_gpio51: gpclk2_gpio51 {
626*4882a593Smuzhiyun		pin-gpclk {
627*4882a593Smuzhiyun			pins = "gpio51";
628*4882a593Smuzhiyun			function = "alt1";
629*4882a593Smuzhiyun			bias-disable;
630*4882a593Smuzhiyun		};
631*4882a593Smuzhiyun	};
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun	i2c0_gpio46: i2c0_gpio46 {
634*4882a593Smuzhiyun		pin-sda {
635*4882a593Smuzhiyun			function = "alt0";
636*4882a593Smuzhiyun			pins = "gpio46";
637*4882a593Smuzhiyun			bias-pull-up;
638*4882a593Smuzhiyun		};
639*4882a593Smuzhiyun		pin-scl {
640*4882a593Smuzhiyun			function = "alt0";
641*4882a593Smuzhiyun			pins = "gpio47";
642*4882a593Smuzhiyun			bias-disable;
643*4882a593Smuzhiyun		};
644*4882a593Smuzhiyun	};
645*4882a593Smuzhiyun	i2c1_gpio46: i2c1_gpio46 {
646*4882a593Smuzhiyun		pin-sda {
647*4882a593Smuzhiyun			function = "alt1";
648*4882a593Smuzhiyun			pins = "gpio46";
649*4882a593Smuzhiyun			bias-pull-up;
650*4882a593Smuzhiyun		};
651*4882a593Smuzhiyun		pin-scl {
652*4882a593Smuzhiyun			function = "alt1";
653*4882a593Smuzhiyun			pins = "gpio47";
654*4882a593Smuzhiyun			bias-disable;
655*4882a593Smuzhiyun		};
656*4882a593Smuzhiyun	};
657*4882a593Smuzhiyun	i2c3_gpio2: i2c3_gpio2 {
658*4882a593Smuzhiyun		pin-sda {
659*4882a593Smuzhiyun			function = "alt5";
660*4882a593Smuzhiyun			pins = "gpio2";
661*4882a593Smuzhiyun			bias-pull-up;
662*4882a593Smuzhiyun		};
663*4882a593Smuzhiyun		pin-scl {
664*4882a593Smuzhiyun			function = "alt5";
665*4882a593Smuzhiyun			pins = "gpio3";
666*4882a593Smuzhiyun			bias-disable;
667*4882a593Smuzhiyun		};
668*4882a593Smuzhiyun	};
669*4882a593Smuzhiyun	i2c3_gpio4: i2c3_gpio4 {
670*4882a593Smuzhiyun		pin-sda {
671*4882a593Smuzhiyun			function = "alt5";
672*4882a593Smuzhiyun			pins = "gpio4";
673*4882a593Smuzhiyun			bias-pull-up;
674*4882a593Smuzhiyun		};
675*4882a593Smuzhiyun		pin-scl {
676*4882a593Smuzhiyun			function = "alt5";
677*4882a593Smuzhiyun			pins = "gpio5";
678*4882a593Smuzhiyun			bias-disable;
679*4882a593Smuzhiyun		};
680*4882a593Smuzhiyun	};
681*4882a593Smuzhiyun	i2c4_gpio6: i2c4_gpio6 {
682*4882a593Smuzhiyun		pin-sda {
683*4882a593Smuzhiyun			function = "alt5";
684*4882a593Smuzhiyun			pins = "gpio6";
685*4882a593Smuzhiyun			bias-pull-up;
686*4882a593Smuzhiyun		};
687*4882a593Smuzhiyun		pin-scl {
688*4882a593Smuzhiyun			function = "alt5";
689*4882a593Smuzhiyun			pins = "gpio7";
690*4882a593Smuzhiyun			bias-disable;
691*4882a593Smuzhiyun		};
692*4882a593Smuzhiyun	};
693*4882a593Smuzhiyun	i2c4_gpio8: i2c4_gpio8 {
694*4882a593Smuzhiyun		pin-sda {
695*4882a593Smuzhiyun			function = "alt5";
696*4882a593Smuzhiyun			pins = "gpio8";
697*4882a593Smuzhiyun			bias-pull-up;
698*4882a593Smuzhiyun		};
699*4882a593Smuzhiyun		pin-scl {
700*4882a593Smuzhiyun			function = "alt5";
701*4882a593Smuzhiyun			pins = "gpio9";
702*4882a593Smuzhiyun			bias-disable;
703*4882a593Smuzhiyun		};
704*4882a593Smuzhiyun	};
705*4882a593Smuzhiyun	i2c5_gpio10: i2c5_gpio10 {
706*4882a593Smuzhiyun		pin-sda {
707*4882a593Smuzhiyun			function = "alt5";
708*4882a593Smuzhiyun			pins = "gpio10";
709*4882a593Smuzhiyun			bias-pull-up;
710*4882a593Smuzhiyun		};
711*4882a593Smuzhiyun		pin-scl {
712*4882a593Smuzhiyun			function = "alt5";
713*4882a593Smuzhiyun			pins = "gpio11";
714*4882a593Smuzhiyun			bias-disable;
715*4882a593Smuzhiyun		};
716*4882a593Smuzhiyun	};
717*4882a593Smuzhiyun	i2c5_gpio12: i2c5_gpio12 {
718*4882a593Smuzhiyun		pin-sda {
719*4882a593Smuzhiyun			function = "alt5";
720*4882a593Smuzhiyun			pins = "gpio12";
721*4882a593Smuzhiyun			bias-pull-up;
722*4882a593Smuzhiyun		};
723*4882a593Smuzhiyun		pin-scl {
724*4882a593Smuzhiyun			function = "alt5";
725*4882a593Smuzhiyun			pins = "gpio13";
726*4882a593Smuzhiyun			bias-disable;
727*4882a593Smuzhiyun		};
728*4882a593Smuzhiyun	};
729*4882a593Smuzhiyun	i2c6_gpio0: i2c6_gpio0 {
730*4882a593Smuzhiyun		pin-sda {
731*4882a593Smuzhiyun			function = "alt5";
732*4882a593Smuzhiyun			pins = "gpio0";
733*4882a593Smuzhiyun			bias-pull-up;
734*4882a593Smuzhiyun		};
735*4882a593Smuzhiyun		pin-scl {
736*4882a593Smuzhiyun			function = "alt5";
737*4882a593Smuzhiyun			pins = "gpio1";
738*4882a593Smuzhiyun			bias-disable;
739*4882a593Smuzhiyun		};
740*4882a593Smuzhiyun	};
741*4882a593Smuzhiyun	i2c6_gpio22: i2c6_gpio22 {
742*4882a593Smuzhiyun		pin-sda {
743*4882a593Smuzhiyun			function = "alt5";
744*4882a593Smuzhiyun			pins = "gpio22";
745*4882a593Smuzhiyun			bias-pull-up;
746*4882a593Smuzhiyun		};
747*4882a593Smuzhiyun		pin-scl {
748*4882a593Smuzhiyun			function = "alt5";
749*4882a593Smuzhiyun			pins = "gpio23";
750*4882a593Smuzhiyun			bias-disable;
751*4882a593Smuzhiyun		};
752*4882a593Smuzhiyun	};
753*4882a593Smuzhiyun	i2c_slave_gpio8: i2c_slave_gpio8 {
754*4882a593Smuzhiyun		pins-i2c-slave {
755*4882a593Smuzhiyun			pins = "gpio8",
756*4882a593Smuzhiyun			       "gpio9",
757*4882a593Smuzhiyun			       "gpio10",
758*4882a593Smuzhiyun			       "gpio11";
759*4882a593Smuzhiyun			function = "alt3";
760*4882a593Smuzhiyun		};
761*4882a593Smuzhiyun	};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun	jtag_gpio48: jtag_gpio48 {
764*4882a593Smuzhiyun		pins-jtag {
765*4882a593Smuzhiyun			pins = "gpio48",
766*4882a593Smuzhiyun			       "gpio49",
767*4882a593Smuzhiyun			       "gpio50",
768*4882a593Smuzhiyun			       "gpio51",
769*4882a593Smuzhiyun			       "gpio52",
770*4882a593Smuzhiyun			       "gpio53";
771*4882a593Smuzhiyun			function = "alt4";
772*4882a593Smuzhiyun		};
773*4882a593Smuzhiyun	};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun	mii_gpio28: mii_gpio28 {
776*4882a593Smuzhiyun		pins-mii {
777*4882a593Smuzhiyun			pins = "gpio28",
778*4882a593Smuzhiyun			       "gpio29",
779*4882a593Smuzhiyun			       "gpio30",
780*4882a593Smuzhiyun			       "gpio31";
781*4882a593Smuzhiyun			function = "alt4";
782*4882a593Smuzhiyun		};
783*4882a593Smuzhiyun	};
784*4882a593Smuzhiyun	mii_gpio36: mii_gpio36 {
785*4882a593Smuzhiyun		pins-mii {
786*4882a593Smuzhiyun			pins = "gpio36",
787*4882a593Smuzhiyun			       "gpio37",
788*4882a593Smuzhiyun			       "gpio38",
789*4882a593Smuzhiyun			       "gpio39";
790*4882a593Smuzhiyun			function = "alt5";
791*4882a593Smuzhiyun		};
792*4882a593Smuzhiyun	};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun	pcm_gpio50: pcm_gpio50 {
795*4882a593Smuzhiyun		pins-pcm {
796*4882a593Smuzhiyun			pins = "gpio50",
797*4882a593Smuzhiyun			       "gpio51",
798*4882a593Smuzhiyun			       "gpio52",
799*4882a593Smuzhiyun			       "gpio53";
800*4882a593Smuzhiyun			function = "alt2";
801*4882a593Smuzhiyun		};
802*4882a593Smuzhiyun	};
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun	pwm0_0_gpio12: pwm0_0_gpio12 {
805*4882a593Smuzhiyun		pin-pwm {
806*4882a593Smuzhiyun			pins = "gpio12";
807*4882a593Smuzhiyun			function = "alt0";
808*4882a593Smuzhiyun			bias-disable;
809*4882a593Smuzhiyun		};
810*4882a593Smuzhiyun	};
811*4882a593Smuzhiyun	pwm0_0_gpio18: pwm0_0_gpio18 {
812*4882a593Smuzhiyun		pin-pwm {
813*4882a593Smuzhiyun			pins = "gpio18";
814*4882a593Smuzhiyun			function = "alt5";
815*4882a593Smuzhiyun			bias-disable;
816*4882a593Smuzhiyun		};
817*4882a593Smuzhiyun	};
818*4882a593Smuzhiyun	pwm1_0_gpio40: pwm1_0_gpio40 {
819*4882a593Smuzhiyun		pin-pwm {
820*4882a593Smuzhiyun			pins = "gpio40";
821*4882a593Smuzhiyun			function = "alt0";
822*4882a593Smuzhiyun			bias-disable;
823*4882a593Smuzhiyun		};
824*4882a593Smuzhiyun	};
825*4882a593Smuzhiyun	pwm0_1_gpio13: pwm0_1_gpio13 {
826*4882a593Smuzhiyun		pin-pwm {
827*4882a593Smuzhiyun			pins = "gpio13";
828*4882a593Smuzhiyun			function = "alt0";
829*4882a593Smuzhiyun			bias-disable;
830*4882a593Smuzhiyun		};
831*4882a593Smuzhiyun	};
832*4882a593Smuzhiyun	pwm0_1_gpio19: pwm0_1_gpio19 {
833*4882a593Smuzhiyun		pin-pwm {
834*4882a593Smuzhiyun			pins = "gpio19";
835*4882a593Smuzhiyun			function = "alt5";
836*4882a593Smuzhiyun			bias-disable;
837*4882a593Smuzhiyun		};
838*4882a593Smuzhiyun	};
839*4882a593Smuzhiyun	pwm1_1_gpio41: pwm1_1_gpio41 {
840*4882a593Smuzhiyun		pin-pwm {
841*4882a593Smuzhiyun			pins = "gpio41";
842*4882a593Smuzhiyun			function = "alt0";
843*4882a593Smuzhiyun			bias-disable;
844*4882a593Smuzhiyun		};
845*4882a593Smuzhiyun	};
846*4882a593Smuzhiyun	pwm0_1_gpio45: pwm0_1_gpio45 {
847*4882a593Smuzhiyun		pin-pwm {
848*4882a593Smuzhiyun			pins = "gpio45";
849*4882a593Smuzhiyun			function = "alt0";
850*4882a593Smuzhiyun			bias-disable;
851*4882a593Smuzhiyun		};
852*4882a593Smuzhiyun	};
853*4882a593Smuzhiyun	pwm0_0_gpio52: pwm0_0_gpio52 {
854*4882a593Smuzhiyun		pin-pwm {
855*4882a593Smuzhiyun			pins = "gpio52";
856*4882a593Smuzhiyun			function = "alt1";
857*4882a593Smuzhiyun			bias-disable;
858*4882a593Smuzhiyun		};
859*4882a593Smuzhiyun	};
860*4882a593Smuzhiyun	pwm0_1_gpio53: pwm0_1_gpio53 {
861*4882a593Smuzhiyun		pin-pwm {
862*4882a593Smuzhiyun			pins = "gpio53";
863*4882a593Smuzhiyun			function = "alt1";
864*4882a593Smuzhiyun			bias-disable;
865*4882a593Smuzhiyun		};
866*4882a593Smuzhiyun	};
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun	rgmii_gpio35: rgmii_gpio35 {
869*4882a593Smuzhiyun		pin-start-stop {
870*4882a593Smuzhiyun			pins = "gpio35";
871*4882a593Smuzhiyun			function = "alt4";
872*4882a593Smuzhiyun		};
873*4882a593Smuzhiyun		pin-rx-ok {
874*4882a593Smuzhiyun			pins = "gpio36";
875*4882a593Smuzhiyun			function = "alt4";
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun	};
878*4882a593Smuzhiyun	rgmii_irq_gpio34: rgmii_irq_gpio34 {
879*4882a593Smuzhiyun		pin-irq {
880*4882a593Smuzhiyun			pins = "gpio34";
881*4882a593Smuzhiyun			function = "alt5";
882*4882a593Smuzhiyun		};
883*4882a593Smuzhiyun	};
884*4882a593Smuzhiyun	rgmii_irq_gpio39: rgmii_irq_gpio39 {
885*4882a593Smuzhiyun		pin-irq {
886*4882a593Smuzhiyun			pins = "gpio39";
887*4882a593Smuzhiyun			function = "alt4";
888*4882a593Smuzhiyun		};
889*4882a593Smuzhiyun	};
890*4882a593Smuzhiyun	rgmii_mdio_gpio28: rgmii_mdio_gpio28 {
891*4882a593Smuzhiyun		pins-mdio {
892*4882a593Smuzhiyun			pins = "gpio28",
893*4882a593Smuzhiyun			       "gpio29";
894*4882a593Smuzhiyun			function = "alt5";
895*4882a593Smuzhiyun		};
896*4882a593Smuzhiyun	};
897*4882a593Smuzhiyun	rgmii_mdio_gpio37: rgmii_mdio_gpio37 {
898*4882a593Smuzhiyun		pins-mdio {
899*4882a593Smuzhiyun			pins = "gpio37",
900*4882a593Smuzhiyun			       "gpio38";
901*4882a593Smuzhiyun			function = "alt4";
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun	};
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun	spi0_gpio46: spi0_gpio46 {
906*4882a593Smuzhiyun		pins-spi {
907*4882a593Smuzhiyun			pins = "gpio46",
908*4882a593Smuzhiyun			       "gpio47",
909*4882a593Smuzhiyun			       "gpio48",
910*4882a593Smuzhiyun			       "gpio49";
911*4882a593Smuzhiyun			function = "alt2";
912*4882a593Smuzhiyun		};
913*4882a593Smuzhiyun	};
914*4882a593Smuzhiyun	spi2_gpio46: spi2_gpio46 {
915*4882a593Smuzhiyun		pins-spi {
916*4882a593Smuzhiyun			pins = "gpio46",
917*4882a593Smuzhiyun			       "gpio47",
918*4882a593Smuzhiyun			       "gpio48",
919*4882a593Smuzhiyun			       "gpio49",
920*4882a593Smuzhiyun			       "gpio50";
921*4882a593Smuzhiyun			function = "alt5";
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun	};
924*4882a593Smuzhiyun	spi3_gpio0: spi3_gpio0 {
925*4882a593Smuzhiyun		pins-spi {
926*4882a593Smuzhiyun			pins = "gpio0",
927*4882a593Smuzhiyun			       "gpio1",
928*4882a593Smuzhiyun			       "gpio2",
929*4882a593Smuzhiyun			       "gpio3";
930*4882a593Smuzhiyun			function = "alt3";
931*4882a593Smuzhiyun		};
932*4882a593Smuzhiyun	};
933*4882a593Smuzhiyun	spi4_gpio4: spi4_gpio4 {
934*4882a593Smuzhiyun		pins-spi {
935*4882a593Smuzhiyun			pins = "gpio4",
936*4882a593Smuzhiyun			       "gpio5",
937*4882a593Smuzhiyun			       "gpio6",
938*4882a593Smuzhiyun			       "gpio7";
939*4882a593Smuzhiyun			function = "alt3";
940*4882a593Smuzhiyun		};
941*4882a593Smuzhiyun	};
942*4882a593Smuzhiyun	spi5_gpio12: spi5_gpio12 {
943*4882a593Smuzhiyun		pins-spi {
944*4882a593Smuzhiyun			pins = "gpio12",
945*4882a593Smuzhiyun			       "gpio13",
946*4882a593Smuzhiyun			       "gpio14",
947*4882a593Smuzhiyun			       "gpio15";
948*4882a593Smuzhiyun			function = "alt3";
949*4882a593Smuzhiyun		};
950*4882a593Smuzhiyun	};
951*4882a593Smuzhiyun	spi6_gpio18: spi6_gpio18 {
952*4882a593Smuzhiyun		pins-spi {
953*4882a593Smuzhiyun			pins = "gpio18",
954*4882a593Smuzhiyun			       "gpio19",
955*4882a593Smuzhiyun			       "gpio20",
956*4882a593Smuzhiyun			       "gpio21";
957*4882a593Smuzhiyun			function = "alt3";
958*4882a593Smuzhiyun		};
959*4882a593Smuzhiyun	};
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun	uart2_gpio0: uart2_gpio0 {
962*4882a593Smuzhiyun		pin-tx {
963*4882a593Smuzhiyun			pins = "gpio0";
964*4882a593Smuzhiyun			function = "alt4";
965*4882a593Smuzhiyun			bias-disable;
966*4882a593Smuzhiyun		};
967*4882a593Smuzhiyun		pin-rx {
968*4882a593Smuzhiyun			pins = "gpio1";
969*4882a593Smuzhiyun			function = "alt4";
970*4882a593Smuzhiyun			bias-pull-up;
971*4882a593Smuzhiyun		};
972*4882a593Smuzhiyun	};
973*4882a593Smuzhiyun	uart2_ctsrts_gpio2: uart2_ctsrts_gpio2 {
974*4882a593Smuzhiyun		pin-cts {
975*4882a593Smuzhiyun			pins = "gpio2";
976*4882a593Smuzhiyun			function = "alt4";
977*4882a593Smuzhiyun			bias-pull-up;
978*4882a593Smuzhiyun		};
979*4882a593Smuzhiyun		pin-rts {
980*4882a593Smuzhiyun			pins = "gpio3";
981*4882a593Smuzhiyun			function = "alt4";
982*4882a593Smuzhiyun			bias-disable;
983*4882a593Smuzhiyun		};
984*4882a593Smuzhiyun	};
985*4882a593Smuzhiyun	uart3_gpio4: uart3_gpio4 {
986*4882a593Smuzhiyun		pin-tx {
987*4882a593Smuzhiyun			pins = "gpio4";
988*4882a593Smuzhiyun			function = "alt4";
989*4882a593Smuzhiyun			bias-disable;
990*4882a593Smuzhiyun		};
991*4882a593Smuzhiyun		pin-rx {
992*4882a593Smuzhiyun			pins = "gpio5";
993*4882a593Smuzhiyun			function = "alt4";
994*4882a593Smuzhiyun			bias-pull-up;
995*4882a593Smuzhiyun		};
996*4882a593Smuzhiyun	};
997*4882a593Smuzhiyun	uart3_ctsrts_gpio6: uart3_ctsrts_gpio6 {
998*4882a593Smuzhiyun		pin-cts {
999*4882a593Smuzhiyun			pins = "gpio6";
1000*4882a593Smuzhiyun			function = "alt4";
1001*4882a593Smuzhiyun			bias-pull-up;
1002*4882a593Smuzhiyun		};
1003*4882a593Smuzhiyun		pin-rts {
1004*4882a593Smuzhiyun			pins = "gpio7";
1005*4882a593Smuzhiyun			function = "alt4";
1006*4882a593Smuzhiyun			bias-disable;
1007*4882a593Smuzhiyun		};
1008*4882a593Smuzhiyun	};
1009*4882a593Smuzhiyun	uart4_gpio8: uart4_gpio8 {
1010*4882a593Smuzhiyun		pin-tx {
1011*4882a593Smuzhiyun			pins = "gpio8";
1012*4882a593Smuzhiyun			function = "alt4";
1013*4882a593Smuzhiyun			bias-disable;
1014*4882a593Smuzhiyun		};
1015*4882a593Smuzhiyun		pin-rx {
1016*4882a593Smuzhiyun			pins = "gpio9";
1017*4882a593Smuzhiyun			function = "alt4";
1018*4882a593Smuzhiyun			bias-pull-up;
1019*4882a593Smuzhiyun		};
1020*4882a593Smuzhiyun	};
1021*4882a593Smuzhiyun	uart4_ctsrts_gpio10: uart4_ctsrts_gpio10 {
1022*4882a593Smuzhiyun		pin-cts {
1023*4882a593Smuzhiyun			pins = "gpio10";
1024*4882a593Smuzhiyun			function = "alt4";
1025*4882a593Smuzhiyun			bias-pull-up;
1026*4882a593Smuzhiyun		};
1027*4882a593Smuzhiyun		pin-rts {
1028*4882a593Smuzhiyun			pins = "gpio11";
1029*4882a593Smuzhiyun			function = "alt4";
1030*4882a593Smuzhiyun			bias-disable;
1031*4882a593Smuzhiyun		};
1032*4882a593Smuzhiyun	};
1033*4882a593Smuzhiyun	uart5_gpio12: uart5_gpio12 {
1034*4882a593Smuzhiyun		pin-tx {
1035*4882a593Smuzhiyun			pins = "gpio12";
1036*4882a593Smuzhiyun			function = "alt4";
1037*4882a593Smuzhiyun			bias-disable;
1038*4882a593Smuzhiyun		};
1039*4882a593Smuzhiyun		pin-rx {
1040*4882a593Smuzhiyun			pins = "gpio13";
1041*4882a593Smuzhiyun			function = "alt4";
1042*4882a593Smuzhiyun			bias-pull-up;
1043*4882a593Smuzhiyun		};
1044*4882a593Smuzhiyun	};
1045*4882a593Smuzhiyun	uart5_ctsrts_gpio14: uart5_ctsrts_gpio14 {
1046*4882a593Smuzhiyun		pin-cts {
1047*4882a593Smuzhiyun			pins = "gpio14";
1048*4882a593Smuzhiyun			function = "alt4";
1049*4882a593Smuzhiyun			bias-pull-up;
1050*4882a593Smuzhiyun		};
1051*4882a593Smuzhiyun		pin-rts {
1052*4882a593Smuzhiyun			pins = "gpio15";
1053*4882a593Smuzhiyun			function = "alt4";
1054*4882a593Smuzhiyun			bias-disable;
1055*4882a593Smuzhiyun		};
1056*4882a593Smuzhiyun	};
1057*4882a593Smuzhiyun};
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun&rmem {
1060*4882a593Smuzhiyun	#address-cells = <2>;
1061*4882a593Smuzhiyun};
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun&cma {
1064*4882a593Smuzhiyun	/*
1065*4882a593Smuzhiyun	 * arm64 reserves the CMA by default somewhere in ZONE_DMA32,
1066*4882a593Smuzhiyun	 * that's not good enough for the BCM2711 as some devices can
1067*4882a593Smuzhiyun	 * only address the lower 1G of memory (ZONE_DMA).
1068*4882a593Smuzhiyun	 */
1069*4882a593Smuzhiyun	alloc-ranges = <0x0 0x00000000 0x40000000>;
1070*4882a593Smuzhiyun};
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun&i2c0 {
1073*4882a593Smuzhiyun	compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
1074*4882a593Smuzhiyun	interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1075*4882a593Smuzhiyun};
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun&i2c1 {
1078*4882a593Smuzhiyun	compatible = "brcm,bcm2711-i2c", "brcm,bcm2835-i2c";
1079*4882a593Smuzhiyun	interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1080*4882a593Smuzhiyun};
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun&mailbox {
1083*4882a593Smuzhiyun	interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
1084*4882a593Smuzhiyun};
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun&sdhci {
1087*4882a593Smuzhiyun	interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1088*4882a593Smuzhiyun};
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun&sdhost {
1091*4882a593Smuzhiyun	interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
1092*4882a593Smuzhiyun};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun&spi {
1095*4882a593Smuzhiyun	interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1096*4882a593Smuzhiyun};
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun&spi1 {
1099*4882a593Smuzhiyun	interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1100*4882a593Smuzhiyun};
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun&spi2 {
1103*4882a593Smuzhiyun	interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1104*4882a593Smuzhiyun};
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun&system_timer {
1107*4882a593Smuzhiyun	interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
1108*4882a593Smuzhiyun		     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1109*4882a593Smuzhiyun		     <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
1110*4882a593Smuzhiyun		     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1111*4882a593Smuzhiyun};
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun&txp {
1114*4882a593Smuzhiyun	interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1115*4882a593Smuzhiyun};
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun&uart0 {
1118*4882a593Smuzhiyun	interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
1119*4882a593Smuzhiyun};
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun&uart1 {
1122*4882a593Smuzhiyun	interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1123*4882a593Smuzhiyun};
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun&usb {
1126*4882a593Smuzhiyun	interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1127*4882a593Smuzhiyun};
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun&vec {
1130*4882a593Smuzhiyun	interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
1131*4882a593Smuzhiyun};
1132