xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/bcm-cygnus.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun *  BSD LICENSE
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun *  Copyright(c) 2014 Broadcom Corporation.  All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun *  Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun *  modification, are permitted provided that the following conditions
8*4882a593Smuzhiyun *  are met:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *    * Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun *      notice, this list of conditions and the following disclaimer.
12*4882a593Smuzhiyun *    * Redistributions in binary form must reproduce the above copyright
13*4882a593Smuzhiyun *      notice, this list of conditions and the following disclaimer in
14*4882a593Smuzhiyun *      the documentation and/or other materials provided with the
15*4882a593Smuzhiyun *      distribution.
16*4882a593Smuzhiyun *    * Neither the name of Broadcom Corporation nor the names of its
17*4882a593Smuzhiyun *      contributors may be used to endorse or promote products derived
18*4882a593Smuzhiyun *      from this software without specific prior written permission.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21*4882a593Smuzhiyun *  "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22*4882a593Smuzhiyun *  LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23*4882a593Smuzhiyun *  A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24*4882a593Smuzhiyun *  OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25*4882a593Smuzhiyun *  SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26*4882a593Smuzhiyun *  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27*4882a593Smuzhiyun *  DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28*4882a593Smuzhiyun *  THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*4882a593Smuzhiyun *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
34*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
35*4882a593Smuzhiyun#include <dt-bindings/clock/bcm-cygnus.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun/ {
38*4882a593Smuzhiyun	#address-cells = <1>;
39*4882a593Smuzhiyun	#size-cells = <1>;
40*4882a593Smuzhiyun	compatible = "brcm,cygnus";
41*4882a593Smuzhiyun	model = "Broadcom Cygnus SoC";
42*4882a593Smuzhiyun	interrupt-parent = <&gic>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	aliases {
45*4882a593Smuzhiyun		ethernet0 = &eth0;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	memory@0 {
49*4882a593Smuzhiyun		device_type = "memory";
50*4882a593Smuzhiyun		reg = <0 0>;
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	cpus {
54*4882a593Smuzhiyun		#address-cells = <1>;
55*4882a593Smuzhiyun		#size-cells = <0>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		cpu@0 {
58*4882a593Smuzhiyun			device_type = "cpu";
59*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
60*4882a593Smuzhiyun			next-level-cache = <&L2>;
61*4882a593Smuzhiyun			reg = <0x0>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	/include/ "bcm-cygnus-clock.dtsi"
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	pmu {
68*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
69*4882a593Smuzhiyun		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	core@19000000 {
73*4882a593Smuzhiyun		compatible = "simple-bus";
74*4882a593Smuzhiyun		ranges = <0x00000000 0x19000000 0x1000000>;
75*4882a593Smuzhiyun		#address-cells = <1>;
76*4882a593Smuzhiyun		#size-cells = <1>;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		timer@20200 {
79*4882a593Smuzhiyun			compatible = "arm,cortex-a9-global-timer";
80*4882a593Smuzhiyun			reg = <0x20200 0x100>;
81*4882a593Smuzhiyun			interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
82*4882a593Smuzhiyun			clocks = <&periph_clk>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		gic: interrupt-controller@21000 {
86*4882a593Smuzhiyun			compatible = "arm,cortex-a9-gic";
87*4882a593Smuzhiyun			#interrupt-cells = <3>;
88*4882a593Smuzhiyun			#address-cells = <0>;
89*4882a593Smuzhiyun			interrupt-controller;
90*4882a593Smuzhiyun			reg = <0x21000 0x1000>,
91*4882a593Smuzhiyun			      <0x20100 0x100>;
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		L2: cache-controller@22000 {
95*4882a593Smuzhiyun			compatible = "arm,pl310-cache";
96*4882a593Smuzhiyun			reg = <0x22000 0x1000>;
97*4882a593Smuzhiyun			cache-unified;
98*4882a593Smuzhiyun			cache-level = <2>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun	};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun	axi {
103*4882a593Smuzhiyun		compatible = "simple-bus";
104*4882a593Smuzhiyun		ranges;
105*4882a593Smuzhiyun		#address-cells = <1>;
106*4882a593Smuzhiyun		#size-cells = <1>;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun		otp: otp@301c800 {
109*4882a593Smuzhiyun			compatible = "brcm,ocotp";
110*4882a593Smuzhiyun			reg = <0x0301c800 0x2c>;
111*4882a593Smuzhiyun			brcm,ocotp-size = <2048>;
112*4882a593Smuzhiyun			status = "disabled";
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		pcie_phy: phy@301d0a0 {
116*4882a593Smuzhiyun			compatible = "brcm,cygnus-pcie-phy";
117*4882a593Smuzhiyun			reg = <0x0301d0a0 0x14>;
118*4882a593Smuzhiyun			#address-cells = <1>;
119*4882a593Smuzhiyun			#size-cells = <0>;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun			pcie0_phy: phy@0 {
122*4882a593Smuzhiyun				reg = <0>;
123*4882a593Smuzhiyun				#phy-cells = <0>;
124*4882a593Smuzhiyun			};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			pcie1_phy: phy@1 {
127*4882a593Smuzhiyun				reg = <1>;
128*4882a593Smuzhiyun				#phy-cells = <0>;
129*4882a593Smuzhiyun			};
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun		pinctrl: pinctrl@301d0c8 {
133*4882a593Smuzhiyun			compatible = "brcm,cygnus-pinmux";
134*4882a593Smuzhiyun			reg = <0x0301d0c8 0x30>,
135*4882a593Smuzhiyun			      <0x0301d24c 0x2c>;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun			spi_0: spi_0 {
138*4882a593Smuzhiyun				function = "spi0";
139*4882a593Smuzhiyun				groups = "spi0_grp";
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun			spi_1: spi_1 {
143*4882a593Smuzhiyun				function = "spi1";
144*4882a593Smuzhiyun				groups = "spi1_grp";
145*4882a593Smuzhiyun			};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun			spi_2: spi_2 {
148*4882a593Smuzhiyun				function = "spi2";
149*4882a593Smuzhiyun				groups = "spi2_grp";
150*4882a593Smuzhiyun			};
151*4882a593Smuzhiyun		};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun		mailbox: mailbox@3024024 {
154*4882a593Smuzhiyun			compatible = "brcm,iproc-mailbox";
155*4882a593Smuzhiyun			reg = <0x03024024 0x40>;
156*4882a593Smuzhiyun			interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
157*4882a593Smuzhiyun			#interrupt-cells = <1>;
158*4882a593Smuzhiyun			interrupt-controller;
159*4882a593Smuzhiyun			#mbox-cells = <1>;
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		gpio_crmu: gpio@3024800 {
163*4882a593Smuzhiyun			compatible = "brcm,cygnus-crmu-gpio";
164*4882a593Smuzhiyun			reg = <0x03024800 0x50>,
165*4882a593Smuzhiyun			      <0x03024008 0x18>;
166*4882a593Smuzhiyun			ngpios = <6>;
167*4882a593Smuzhiyun			#gpio-cells = <2>;
168*4882a593Smuzhiyun			gpio-controller;
169*4882a593Smuzhiyun			interrupt-controller;
170*4882a593Smuzhiyun			interrupt-parent = <&mailbox>;
171*4882a593Smuzhiyun			interrupts = <0>;
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		mdio: mdio@18002000 {
175*4882a593Smuzhiyun			compatible = "brcm,iproc-mdio";
176*4882a593Smuzhiyun			reg = <0x18002000 0x8>;
177*4882a593Smuzhiyun			#size-cells = <0>;
178*4882a593Smuzhiyun			#address-cells = <1>;
179*4882a593Smuzhiyun			status = "disabled";
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun			gphy0: ethernet-phy@0 {
182*4882a593Smuzhiyun				reg = <0>;
183*4882a593Smuzhiyun			};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun			gphy1: ethernet-phy@1 {
186*4882a593Smuzhiyun				reg = <1>;
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun		};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun		switch: switch@18007000 {
191*4882a593Smuzhiyun			compatible = "brcm,bcm11360-srab", "brcm,cygnus-srab";
192*4882a593Smuzhiyun			reg = <0x18007000 0x1000>;
193*4882a593Smuzhiyun			status = "disabled";
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun			ports {
196*4882a593Smuzhiyun				#address-cells = <1>;
197*4882a593Smuzhiyun				#size-cells = <0>;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun				port@0 {
200*4882a593Smuzhiyun					reg = <0>;
201*4882a593Smuzhiyun					phy-handle = <&gphy0>;
202*4882a593Smuzhiyun					phy-mode = "rgmii";
203*4882a593Smuzhiyun				};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun				port@1 {
206*4882a593Smuzhiyun					reg = <1>;
207*4882a593Smuzhiyun					phy-handle = <&gphy1>;
208*4882a593Smuzhiyun					phy-mode = "rgmii";
209*4882a593Smuzhiyun				};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun				port@8 {
212*4882a593Smuzhiyun					reg = <8>;
213*4882a593Smuzhiyun					label = "cpu";
214*4882a593Smuzhiyun					ethernet = <&eth0>;
215*4882a593Smuzhiyun					fixed-link {
216*4882a593Smuzhiyun						speed = <1000>;
217*4882a593Smuzhiyun						full-duplex;
218*4882a593Smuzhiyun					};
219*4882a593Smuzhiyun				};
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		i2c0: i2c@18008000 {
224*4882a593Smuzhiyun			compatible = "brcm,cygnus-iproc-i2c", "brcm,iproc-i2c";
225*4882a593Smuzhiyun			reg = <0x18008000 0x100>;
226*4882a593Smuzhiyun			#address-cells = <1>;
227*4882a593Smuzhiyun			#size-cells = <0>;
228*4882a593Smuzhiyun			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
229*4882a593Smuzhiyun			clock-frequency = <100000>;
230*4882a593Smuzhiyun			status = "disabled";
231*4882a593Smuzhiyun		};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun		wdt0: wdt@18009000 {
234*4882a593Smuzhiyun			compatible = "arm,sp805" , "arm,primecell";
235*4882a593Smuzhiyun			reg = <0x18009000 0x1000>;
236*4882a593Smuzhiyun			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
237*4882a593Smuzhiyun			clocks = <&axi81_clk>, <&axi81_clk>;
238*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		gpio_ccm: gpio@1800a000 {
242*4882a593Smuzhiyun			compatible = "brcm,cygnus-ccm-gpio";
243*4882a593Smuzhiyun			reg = <0x1800a000 0x50>,
244*4882a593Smuzhiyun			      <0x0301d164 0x20>;
245*4882a593Smuzhiyun			ngpios = <24>;
246*4882a593Smuzhiyun			#gpio-cells = <2>;
247*4882a593Smuzhiyun			gpio-controller;
248*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
249*4882a593Smuzhiyun			interrupt-controller;
250*4882a593Smuzhiyun		};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun		i2c1: i2c@1800b000 {
253*4882a593Smuzhiyun			compatible = "brcm,cygnus-iproc-i2c", "brcm,iproc-i2c";
254*4882a593Smuzhiyun			reg = <0x1800b000 0x100>;
255*4882a593Smuzhiyun			#address-cells = <1>;
256*4882a593Smuzhiyun			#size-cells = <0>;
257*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
258*4882a593Smuzhiyun			clock-frequency = <100000>;
259*4882a593Smuzhiyun			status = "disabled";
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		pcie0: pcie@18012000 {
263*4882a593Smuzhiyun			compatible = "brcm,iproc-pcie";
264*4882a593Smuzhiyun			reg = <0x18012000 0x1000>;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			#interrupt-cells = <1>;
267*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
268*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun			linux,pci-domain = <0>;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun			#address-cells = <3>;
275*4882a593Smuzhiyun			#size-cells = <2>;
276*4882a593Smuzhiyun			device_type = "pci";
277*4882a593Smuzhiyun			ranges = <0x81000000 0 0	  0x28000000 0 0x00010000
278*4882a593Smuzhiyun				  0x82000000 0 0x20000000 0x20000000 0 0x04000000>;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun			phys = <&pcie0_phy>;
281*4882a593Smuzhiyun			phy-names = "pcie-phy";
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun			status = "disabled";
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			msi-parent = <&msi0>;
286*4882a593Smuzhiyun			msi0: msi-controller {
287*4882a593Smuzhiyun				compatible = "brcm,iproc-msi";
288*4882a593Smuzhiyun				msi-controller;
289*4882a593Smuzhiyun				interrupt-parent = <&gic>;
290*4882a593Smuzhiyun				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
291*4882a593Smuzhiyun					     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
292*4882a593Smuzhiyun					     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
293*4882a593Smuzhiyun					     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
294*4882a593Smuzhiyun			};
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		pcie1: pcie@18013000 {
298*4882a593Smuzhiyun			compatible = "brcm,iproc-pcie";
299*4882a593Smuzhiyun			reg = <0x18013000 0x1000>;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun			#interrupt-cells = <1>;
302*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
303*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun			linux,pci-domain = <1>;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun			#address-cells = <3>;
310*4882a593Smuzhiyun			#size-cells = <2>;
311*4882a593Smuzhiyun			device_type = "pci";
312*4882a593Smuzhiyun			ranges = <0x81000000 0 0	  0x48000000 0 0x00010000
313*4882a593Smuzhiyun				  0x82000000 0 0x40000000 0x40000000 0 0x04000000>;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun			phys = <&pcie1_phy>;
316*4882a593Smuzhiyun			phy-names = "pcie-phy";
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun			status = "disabled";
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun			msi-parent = <&msi1>;
321*4882a593Smuzhiyun			msi1: msi-controller {
322*4882a593Smuzhiyun				compatible = "brcm,iproc-msi";
323*4882a593Smuzhiyun				msi-controller;
324*4882a593Smuzhiyun				interrupt-parent = <&gic>;
325*4882a593Smuzhiyun				interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
326*4882a593Smuzhiyun					     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
327*4882a593Smuzhiyun					     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
328*4882a593Smuzhiyun					     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
329*4882a593Smuzhiyun			};
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun		dma0: dma@18018000 {
333*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
334*4882a593Smuzhiyun			reg = <0x18018000 0x1000>;
335*4882a593Smuzhiyun			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
336*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
337*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
338*4882a593Smuzhiyun				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
339*4882a593Smuzhiyun				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
340*4882a593Smuzhiyun				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
341*4882a593Smuzhiyun				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
342*4882a593Smuzhiyun				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
343*4882a593Smuzhiyun				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
344*4882a593Smuzhiyun			clocks = <&apb_clk>;
345*4882a593Smuzhiyun			clock-names = "apb_pclk";
346*4882a593Smuzhiyun			#dma-cells = <1>;
347*4882a593Smuzhiyun		};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun		uart0: serial@18020000 {
350*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
351*4882a593Smuzhiyun			reg = <0x18020000 0x100>;
352*4882a593Smuzhiyun			reg-shift = <2>;
353*4882a593Smuzhiyun			reg-io-width = <4>;
354*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
355*4882a593Smuzhiyun			clocks = <&axi81_clk>;
356*4882a593Smuzhiyun			clock-frequency = <100000000>;
357*4882a593Smuzhiyun			status = "disabled";
358*4882a593Smuzhiyun		};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun		uart1: serial@18021000 {
361*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
362*4882a593Smuzhiyun			reg = <0x18021000 0x100>;
363*4882a593Smuzhiyun			reg-shift = <2>;
364*4882a593Smuzhiyun			reg-io-width = <4>;
365*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun			clocks = <&axi81_clk>;
367*4882a593Smuzhiyun			clock-frequency = <100000000>;
368*4882a593Smuzhiyun			status = "disabled";
369*4882a593Smuzhiyun		};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun		uart2: serial@18022000 {
372*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
373*4882a593Smuzhiyun			reg = <0x18022000 0x100>;
374*4882a593Smuzhiyun			reg-shift = <2>;
375*4882a593Smuzhiyun			reg-io-width = <4>;
376*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
377*4882a593Smuzhiyun			clocks = <&axi81_clk>;
378*4882a593Smuzhiyun			clock-frequency = <100000000>;
379*4882a593Smuzhiyun			status = "disabled";
380*4882a593Smuzhiyun		};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun		uart3: serial@18023000 {
383*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
384*4882a593Smuzhiyun			reg = <0x18023000 0x100>;
385*4882a593Smuzhiyun			reg-shift = <2>;
386*4882a593Smuzhiyun			reg-io-width = <4>;
387*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
388*4882a593Smuzhiyun			clocks = <&axi81_clk>;
389*4882a593Smuzhiyun			clock-frequency = <100000000>;
390*4882a593Smuzhiyun			status = "disabled";
391*4882a593Smuzhiyun		};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun		spi0: spi@18028000 {
394*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
395*4882a593Smuzhiyun			reg = <0x18028000 0x1000>;
396*4882a593Smuzhiyun			#address-cells = <1>;
397*4882a593Smuzhiyun			#size-cells = <0>;
398*4882a593Smuzhiyun			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
399*4882a593Smuzhiyun			pinctrl-0 = <&spi_0>;
400*4882a593Smuzhiyun			clocks = <&axi81_clk>;
401*4882a593Smuzhiyun			clock-names = "apb_pclk";
402*4882a593Smuzhiyun			status = "disabled";
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		spi1: spi@18029000 {
406*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
407*4882a593Smuzhiyun			reg = <0x18029000 0x1000>;
408*4882a593Smuzhiyun			#address-cells = <1>;
409*4882a593Smuzhiyun			#size-cells = <0>;
410*4882a593Smuzhiyun			interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
411*4882a593Smuzhiyun			pinctrl-0 = <&spi_1>;
412*4882a593Smuzhiyun			clocks = <&axi81_clk>;
413*4882a593Smuzhiyun			clock-names = "apb_pclk";
414*4882a593Smuzhiyun			status = "disabled";
415*4882a593Smuzhiyun		};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun		spi2: spi@1802a000 {
418*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
419*4882a593Smuzhiyun			reg = <0x1802a000 0x1000>;
420*4882a593Smuzhiyun			#address-cells = <1>;
421*4882a593Smuzhiyun			#size-cells = <0>;
422*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
423*4882a593Smuzhiyun			pinctrl-0 = <&spi_2>;
424*4882a593Smuzhiyun			clocks = <&axi81_clk>;
425*4882a593Smuzhiyun			clock-names = "apb_pclk";
426*4882a593Smuzhiyun			status = "disabled";
427*4882a593Smuzhiyun		};
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun		rng: rng@18032000 {
430*4882a593Smuzhiyun			compatible = "brcm,iproc-rng200";
431*4882a593Smuzhiyun			reg = <0x18032000 0x28>;
432*4882a593Smuzhiyun		};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun		sdhci0: sdhci@18041000 {
435*4882a593Smuzhiyun			compatible = "brcm,sdhci-iproc-cygnus";
436*4882a593Smuzhiyun			reg = <0x18041000 0x100>;
437*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
438*4882a593Smuzhiyun			clocks = <&lcpll0 BCM_CYGNUS_LCPLL0_SDIO_CLK>;
439*4882a593Smuzhiyun			bus-width = <4>;
440*4882a593Smuzhiyun			sdhci,auto-cmd12;
441*4882a593Smuzhiyun			status = "disabled";
442*4882a593Smuzhiyun		};
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun		eth0: ethernet@18042000 {
445*4882a593Smuzhiyun			compatible = "brcm,amac";
446*4882a593Smuzhiyun			reg = <0x18042000 0x1000>,
447*4882a593Smuzhiyun			      <0x18110000 0x1000>;
448*4882a593Smuzhiyun			reg-names = "amac_base", "idm_base";
449*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
450*4882a593Smuzhiyun			status = "disabled";
451*4882a593Smuzhiyun		};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		sdhci1: sdhci@18043000 {
454*4882a593Smuzhiyun			compatible = "brcm,sdhci-iproc-cygnus";
455*4882a593Smuzhiyun			reg = <0x18043000 0x100>;
456*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
457*4882a593Smuzhiyun			clocks = <&lcpll0 BCM_CYGNUS_LCPLL0_SDIO_CLK>;
458*4882a593Smuzhiyun			bus-width = <4>;
459*4882a593Smuzhiyun			sdhci,auto-cmd12;
460*4882a593Smuzhiyun			status = "disabled";
461*4882a593Smuzhiyun		};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun		nand_controller: nand-controller@18046000 {
464*4882a593Smuzhiyun			compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
465*4882a593Smuzhiyun			reg = <0x18046000 0x600>, <0xf8105408 0x600>,
466*4882a593Smuzhiyun			      <0x18046f00 0x20>;
467*4882a593Smuzhiyun			reg-names = "nand", "iproc-idm", "iproc-ext";
468*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun			#address-cells = <1>;
471*4882a593Smuzhiyun			#size-cells = <0>;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun			brcm,nand-has-wp;
474*4882a593Smuzhiyun		};
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun		ehci0: usb@18048000 {
477*4882a593Smuzhiyun			compatible = "generic-ehci";
478*4882a593Smuzhiyun			reg = <0x18048000 0x100>;
479*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
480*4882a593Smuzhiyun			status = "disabled";
481*4882a593Smuzhiyun		};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun		ohci0: usb@18048800 {
484*4882a593Smuzhiyun			compatible = "generic-ohci";
485*4882a593Smuzhiyun			reg = <0x18048800 0x100>;
486*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
487*4882a593Smuzhiyun			status = "disabled";
488*4882a593Smuzhiyun		};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun		clcd: clcd@180a0000 {
491*4882a593Smuzhiyun			compatible = "arm,pl111", "arm,primecell";
492*4882a593Smuzhiyun			reg = <0x180a0000 0x1000>;
493*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun			interrupt-names = "combined";
495*4882a593Smuzhiyun			clocks = <&axi41_clk>, <&apb_clk>;
496*4882a593Smuzhiyun			clock-names = "clcdclk", "apb_pclk";
497*4882a593Smuzhiyun			status = "disabled";
498*4882a593Smuzhiyun		};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun		v3d: v3d@180a2000 {
501*4882a593Smuzhiyun			compatible = "brcm,cygnus-v3d";
502*4882a593Smuzhiyun			reg = <0x180a2000 0x1000>;
503*4882a593Smuzhiyun			clocks = <&mipipll BCM_CYGNUS_MIPIPLL_CH2_V3D>;
504*4882a593Smuzhiyun			clock-names = "v3d_clk";
505*4882a593Smuzhiyun			interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
506*4882a593Smuzhiyun			status = "disabled";
507*4882a593Smuzhiyun		};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun		vc4: gpu {
510*4882a593Smuzhiyun			compatible = "brcm,cygnus-vc4";
511*4882a593Smuzhiyun		};
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun		gpio_asiu: gpio@180a5000 {
514*4882a593Smuzhiyun			compatible = "brcm,cygnus-asiu-gpio";
515*4882a593Smuzhiyun			reg = <0x180a5000 0x668>;
516*4882a593Smuzhiyun			ngpios = <146>;
517*4882a593Smuzhiyun			#gpio-cells = <2>;
518*4882a593Smuzhiyun			gpio-controller;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun			interrupt-controller;
521*4882a593Smuzhiyun			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
522*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 42 1>,
523*4882a593Smuzhiyun					<&pinctrl 1 44 3>,
524*4882a593Smuzhiyun					<&pinctrl 4 48 1>,
525*4882a593Smuzhiyun					<&pinctrl 5 50 3>,
526*4882a593Smuzhiyun					<&pinctrl 8 126 1>,
527*4882a593Smuzhiyun					<&pinctrl 9 155 1>,
528*4882a593Smuzhiyun					<&pinctrl 10 152 1>,
529*4882a593Smuzhiyun					<&pinctrl 11 154 1>,
530*4882a593Smuzhiyun					<&pinctrl 12 153 1>,
531*4882a593Smuzhiyun					<&pinctrl 13 127 3>,
532*4882a593Smuzhiyun					<&pinctrl 16 140 1>,
533*4882a593Smuzhiyun					<&pinctrl 17 145 7>,
534*4882a593Smuzhiyun					<&pinctrl 24 130 10>,
535*4882a593Smuzhiyun					<&pinctrl 34 141 4>,
536*4882a593Smuzhiyun					<&pinctrl 38 54 1>,
537*4882a593Smuzhiyun					<&pinctrl 39 56 3>,
538*4882a593Smuzhiyun					<&pinctrl 42 60 3>,
539*4882a593Smuzhiyun					<&pinctrl 45 64 3>,
540*4882a593Smuzhiyun					<&pinctrl 48 68 2>,
541*4882a593Smuzhiyun					<&pinctrl 50 84 6>,
542*4882a593Smuzhiyun					<&pinctrl 56 94 6>,
543*4882a593Smuzhiyun					<&pinctrl 62 72 1>,
544*4882a593Smuzhiyun					<&pinctrl 63 70 1>,
545*4882a593Smuzhiyun					<&pinctrl 64 80 1>,
546*4882a593Smuzhiyun					<&pinctrl 65 74 3>,
547*4882a593Smuzhiyun					<&pinctrl 68 78 1>,
548*4882a593Smuzhiyun					<&pinctrl 69 82 1>,
549*4882a593Smuzhiyun					<&pinctrl 70 156 17>,
550*4882a593Smuzhiyun					<&pinctrl 87 104 12>,
551*4882a593Smuzhiyun					<&pinctrl 99 102 2>,
552*4882a593Smuzhiyun					<&pinctrl 101 90 4>,
553*4882a593Smuzhiyun					<&pinctrl 105 116 6>,
554*4882a593Smuzhiyun					<&pinctrl 111 100 2>,
555*4882a593Smuzhiyun					<&pinctrl 113 122 4>,
556*4882a593Smuzhiyun					<&pinctrl 123 11 1>,
557*4882a593Smuzhiyun					<&pinctrl 124 38 4>,
558*4882a593Smuzhiyun					<&pinctrl 128 43 1>,
559*4882a593Smuzhiyun					<&pinctrl 129 47 1>,
560*4882a593Smuzhiyun					<&pinctrl 130 49 1>,
561*4882a593Smuzhiyun					<&pinctrl 131 53 1>,
562*4882a593Smuzhiyun					<&pinctrl 132 55 1>,
563*4882a593Smuzhiyun					<&pinctrl 133 59 1>,
564*4882a593Smuzhiyun					<&pinctrl 134 63 1>,
565*4882a593Smuzhiyun					<&pinctrl 135 67 1>,
566*4882a593Smuzhiyun					<&pinctrl 136 71 1>,
567*4882a593Smuzhiyun					<&pinctrl 137 73 1>,
568*4882a593Smuzhiyun					<&pinctrl 138 77 1>,
569*4882a593Smuzhiyun					<&pinctrl 139 79 1>,
570*4882a593Smuzhiyun					<&pinctrl 140 81 1>,
571*4882a593Smuzhiyun					<&pinctrl 141 83 1>,
572*4882a593Smuzhiyun					<&pinctrl 142 10 1>;
573*4882a593Smuzhiyun		};
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun		ts_adc_syscon: ts_adc_syscon@180a6000 {
576*4882a593Smuzhiyun			compatible = "brcm,iproc-ts-adc-syscon", "syscon";
577*4882a593Smuzhiyun			reg = <0x180a6000 0xc30>;
578*4882a593Smuzhiyun		};
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun		touchscreen: touchscreen@180a6000 {
581*4882a593Smuzhiyun			compatible = "brcm,iproc-touchscreen";
582*4882a593Smuzhiyun			#address-cells = <1>;
583*4882a593Smuzhiyun			#size-cells = <1>;
584*4882a593Smuzhiyun			ts_syscon = <&ts_adc_syscon>;
585*4882a593Smuzhiyun			clocks = <&asiu_clks BCM_CYGNUS_ASIU_ADC_CLK>;
586*4882a593Smuzhiyun			clock-names = "tsc_clk";
587*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
588*4882a593Smuzhiyun			status = "disabled";
589*4882a593Smuzhiyun		};
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun		adc: adc@180a6000 {
592*4882a593Smuzhiyun			compatible = "brcm,iproc-static-adc";
593*4882a593Smuzhiyun			#io-channel-cells = <1>;
594*4882a593Smuzhiyun			io-channel-ranges;
595*4882a593Smuzhiyun			adc-syscon = <&ts_adc_syscon>;
596*4882a593Smuzhiyun			clocks = <&asiu_clks BCM_CYGNUS_ASIU_ADC_CLK>;
597*4882a593Smuzhiyun			clock-names = "tsc_clk";
598*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
599*4882a593Smuzhiyun			status = "disabled";
600*4882a593Smuzhiyun		};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun		pwm: pwm@180aa500 {
603*4882a593Smuzhiyun			compatible = "brcm,kona-pwm";
604*4882a593Smuzhiyun			reg = <0x180aa500 0xc4>;
605*4882a593Smuzhiyun			#pwm-cells = <3>;
606*4882a593Smuzhiyun			clocks = <&asiu_clks BCM_CYGNUS_ASIU_PWM_CLK>;
607*4882a593Smuzhiyun			status = "disabled";
608*4882a593Smuzhiyun		};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun		keypad: keypad@180ac000 {
611*4882a593Smuzhiyun			compatible = "brcm,bcm-keypad";
612*4882a593Smuzhiyun			reg = <0x180ac000 0x14c>;
613*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
614*4882a593Smuzhiyun			clocks = <&asiu_clks BCM_CYGNUS_ASIU_KEYPAD_CLK>;
615*4882a593Smuzhiyun			clock-names = "peri_clk";
616*4882a593Smuzhiyun			clock-frequency = <31250>;
617*4882a593Smuzhiyun			pull-up-enabled;
618*4882a593Smuzhiyun			col-debounce-filter-period = <0>;
619*4882a593Smuzhiyun			status-debounce-filter-period = <0>;
620*4882a593Smuzhiyun			row-output-enabled;
621*4882a593Smuzhiyun			status = "disabled";
622*4882a593Smuzhiyun		};
623*4882a593Smuzhiyun	};
624*4882a593Smuzhiyun};
625