1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC 4*4882a593Smuzhiyun * applies to AT91SAM9G45, AT91SAM9M10, 5*4882a593Smuzhiyun * AT91SAM9G46, AT91SAM9M11 SoC 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2011 Atmel, 8*4882a593Smuzhiyun * 2011 Nicolas Ferre <nicolas.ferre@atmel.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/dma/at91.h> 12*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 15*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <1>; 20*4882a593Smuzhiyun model = "Atmel AT91SAM9G45 family SoC"; 21*4882a593Smuzhiyun compatible = "atmel,at91sam9g45"; 22*4882a593Smuzhiyun interrupt-parent = <&aic>; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun aliases { 25*4882a593Smuzhiyun serial0 = &dbgu; 26*4882a593Smuzhiyun serial1 = &usart0; 27*4882a593Smuzhiyun serial2 = &usart1; 28*4882a593Smuzhiyun serial3 = &usart2; 29*4882a593Smuzhiyun serial4 = &usart3; 30*4882a593Smuzhiyun gpio0 = &pioA; 31*4882a593Smuzhiyun gpio1 = &pioB; 32*4882a593Smuzhiyun gpio2 = &pioC; 33*4882a593Smuzhiyun gpio3 = &pioD; 34*4882a593Smuzhiyun gpio4 = &pioE; 35*4882a593Smuzhiyun tcb0 = &tcb0; 36*4882a593Smuzhiyun tcb1 = &tcb1; 37*4882a593Smuzhiyun i2c0 = &i2c0; 38*4882a593Smuzhiyun i2c1 = &i2c1; 39*4882a593Smuzhiyun ssc0 = &ssc0; 40*4882a593Smuzhiyun ssc1 = &ssc1; 41*4882a593Smuzhiyun pwm0 = &pwm0; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun cpus { 44*4882a593Smuzhiyun #address-cells = <1>; 45*4882a593Smuzhiyun #size-cells = <0>; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpu@0 { 48*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 49*4882a593Smuzhiyun device_type = "cpu"; 50*4882a593Smuzhiyun reg = <0>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun memory@70000000 { 55*4882a593Smuzhiyun device_type = "memory"; 56*4882a593Smuzhiyun reg = <0x70000000 0x10000000>; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun clocks { 60*4882a593Smuzhiyun slow_xtal: slow_xtal { 61*4882a593Smuzhiyun compatible = "fixed-clock"; 62*4882a593Smuzhiyun #clock-cells = <0>; 63*4882a593Smuzhiyun clock-frequency = <0>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun main_xtal: main_xtal { 67*4882a593Smuzhiyun compatible = "fixed-clock"; 68*4882a593Smuzhiyun #clock-cells = <0>; 69*4882a593Smuzhiyun clock-frequency = <0>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun adc_op_clk: adc_op_clk{ 73*4882a593Smuzhiyun compatible = "fixed-clock"; 74*4882a593Smuzhiyun #clock-cells = <0>; 75*4882a593Smuzhiyun clock-frequency = <300000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun sram: sram@300000 { 80*4882a593Smuzhiyun compatible = "mmio-sram"; 81*4882a593Smuzhiyun reg = <0x00300000 0x10000>; 82*4882a593Smuzhiyun #address-cells = <1>; 83*4882a593Smuzhiyun #size-cells = <1>; 84*4882a593Smuzhiyun ranges = <0 0x00300000 0x10000>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun ahb { 88*4882a593Smuzhiyun compatible = "simple-bus"; 89*4882a593Smuzhiyun #address-cells = <1>; 90*4882a593Smuzhiyun #size-cells = <1>; 91*4882a593Smuzhiyun ranges; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun apb { 94*4882a593Smuzhiyun compatible = "simple-bus"; 95*4882a593Smuzhiyun #address-cells = <1>; 96*4882a593Smuzhiyun #size-cells = <1>; 97*4882a593Smuzhiyun ranges; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 100*4882a593Smuzhiyun #interrupt-cells = <3>; 101*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 102*4882a593Smuzhiyun interrupt-controller; 103*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 104*4882a593Smuzhiyun atmel,external-irqs = <31>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun ramc0: ramc@ffffe400 { 108*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ddramc"; 109*4882a593Smuzhiyun reg = <0xffffe400 0x200>; 110*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_SYSTEM 2>; 111*4882a593Smuzhiyun clock-names = "ddrck"; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun ramc1: ramc@ffffe600 { 115*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ddramc"; 116*4882a593Smuzhiyun reg = <0xffffe600 0x200>; 117*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_SYSTEM 2>; 118*4882a593Smuzhiyun clock-names = "ddrck"; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun smc: smc@ffffe800 { 122*4882a593Smuzhiyun compatible = "atmel,at91sam9260-smc", "syscon"; 123*4882a593Smuzhiyun reg = <0xffffe800 0x200>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun matrix: matrix@ffffea00 { 127*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-matrix", "syscon"; 128*4882a593Smuzhiyun reg = <0xffffea00 0x200>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun pmc: pmc@fffffc00 { 132*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-pmc", "syscon"; 133*4882a593Smuzhiyun reg = <0xfffffc00 0x100>; 134*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 135*4882a593Smuzhiyun #clock-cells = <2>; 136*4882a593Smuzhiyun clocks = <&clk32k>, <&main_xtal>; 137*4882a593Smuzhiyun clock-names = "slow_clk", "main_xtal"; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun rstc@fffffd00 { 141*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-rstc"; 142*4882a593Smuzhiyun reg = <0xfffffd00 0x10>; 143*4882a593Smuzhiyun clocks = <&clk32k>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun pit: timer@fffffd30 { 147*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 148*4882a593Smuzhiyun reg = <0xfffffd30 0xf>; 149*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 150*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun shdwc@fffffd10 { 155*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-shdwc"; 156*4882a593Smuzhiyun reg = <0xfffffd10 0x10>; 157*4882a593Smuzhiyun clocks = <&clk32k>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun tcb0: timer@fff7c000 { 161*4882a593Smuzhiyun compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; 162*4882a593Smuzhiyun #address-cells = <1>; 163*4882a593Smuzhiyun #size-cells = <0>; 164*4882a593Smuzhiyun reg = <0xfff7c000 0x100>; 165*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>; 166*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 18>, <&pmc PMC_TYPE_PERIPHERAL 18>, <&pmc PMC_TYPE_PERIPHERAL 18>, <&clk32k>; 167*4882a593Smuzhiyun clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun tcb1: timer@fffd4000 { 171*4882a593Smuzhiyun compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; 172*4882a593Smuzhiyun #address-cells = <1>; 173*4882a593Smuzhiyun #size-cells = <0>; 174*4882a593Smuzhiyun reg = <0xfffd4000 0x100>; 175*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>; 176*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 18>, <&pmc PMC_TYPE_PERIPHERAL 18>, <&pmc PMC_TYPE_PERIPHERAL 18>, <&clk32k>; 177*4882a593Smuzhiyun clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk"; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun dma: dma-controller@ffffec00 { 181*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-dma"; 182*4882a593Smuzhiyun reg = <0xffffec00 0x200>; 183*4882a593Smuzhiyun interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>; 184*4882a593Smuzhiyun #dma-cells = <2>; 185*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 21>; 186*4882a593Smuzhiyun clock-names = "dma_clk"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun pinctrl@fffff200 { 190*4882a593Smuzhiyun #address-cells = <1>; 191*4882a593Smuzhiyun #size-cells = <1>; 192*4882a593Smuzhiyun compatible = "atmel,at91rm9200-pinctrl", "simple-bus"; 193*4882a593Smuzhiyun ranges = <0xfffff200 0xfffff200 0xa00>; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun atmel,mux-mask = < 196*4882a593Smuzhiyun /* A B */ 197*4882a593Smuzhiyun 0xffffffff 0xffc003ff /* pioA */ 198*4882a593Smuzhiyun 0xffffffff 0x800f8f00 /* pioB */ 199*4882a593Smuzhiyun 0xffffffff 0x00000e00 /* pioC */ 200*4882a593Smuzhiyun 0xffffffff 0xff0c1381 /* pioD */ 201*4882a593Smuzhiyun 0xffffffff 0x81ffff81 /* pioE */ 202*4882a593Smuzhiyun >; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* shared pinctrl settings */ 205*4882a593Smuzhiyun ac97 { 206*4882a593Smuzhiyun pinctrl_ac97: ac97-0 { 207*4882a593Smuzhiyun atmel,pins = 208*4882a593Smuzhiyun <AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* AC97RX */ 209*4882a593Smuzhiyun AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* AC97TX */ 210*4882a593Smuzhiyun AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* AC97FS */ 211*4882a593Smuzhiyun AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* AC97CK */ 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun adc0 { 216*4882a593Smuzhiyun pinctrl_adc0_adtrg: adc0_adtrg { 217*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun pinctrl_adc0_ad0: adc0_ad0 { 220*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun pinctrl_adc0_ad1: adc0_ad1 { 223*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun pinctrl_adc0_ad2: adc0_ad2 { 226*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun pinctrl_adc0_ad3: adc0_ad3 { 229*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun pinctrl_adc0_ad4: adc0_ad4 { 232*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun pinctrl_adc0_ad5: adc0_ad5 { 235*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun pinctrl_adc0_ad6: adc0_ad6 { 238*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun pinctrl_adc0_ad7: adc0_ad7 { 241*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun dbgu { 246*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 247*4882a593Smuzhiyun atmel,pins = 248*4882a593Smuzhiyun <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 249*4882a593Smuzhiyun AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun i2c0 { 254*4882a593Smuzhiyun pinctrl_i2c0: i2c0-0 { 255*4882a593Smuzhiyun atmel,pins = 256*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */ 257*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */ 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun i2c1 { 262*4882a593Smuzhiyun pinctrl_i2c1: i2c1-0 { 263*4882a593Smuzhiyun atmel,pins = 264*4882a593Smuzhiyun <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */ 265*4882a593Smuzhiyun AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */ 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun isi { 270*4882a593Smuzhiyun pinctrl_isi_data_0_7: isi-0-data-0-7 { 271*4882a593Smuzhiyun atmel,pins = 272*4882a593Smuzhiyun <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* D0 */ 273*4882a593Smuzhiyun AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* D1 */ 274*4882a593Smuzhiyun AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* D2 */ 275*4882a593Smuzhiyun AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* D3 */ 276*4882a593Smuzhiyun AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* D4 */ 277*4882a593Smuzhiyun AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* D5 */ 278*4882a593Smuzhiyun AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* D6 */ 279*4882a593Smuzhiyun AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* D7 */ 280*4882a593Smuzhiyun AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PCK */ 281*4882a593Smuzhiyun AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* VSYNC */ 282*4882a593Smuzhiyun AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* HSYNC */ 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun pinctrl_isi_data_8_9: isi-0-data-8-9 { 286*4882a593Smuzhiyun atmel,pins = 287*4882a593Smuzhiyun <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* D8 */ 288*4882a593Smuzhiyun AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D9 */ 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun pinctrl_isi_data_10_11: isi-0-data-10-11 { 292*4882a593Smuzhiyun atmel,pins = 293*4882a593Smuzhiyun <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* D10 */ 294*4882a593Smuzhiyun AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* D11 */ 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun usart0 { 299*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 300*4882a593Smuzhiyun atmel,pins = 301*4882a593Smuzhiyun <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 302*4882a593Smuzhiyun AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 306*4882a593Smuzhiyun atmel,pins = 307*4882a593Smuzhiyun <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */ 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 311*4882a593Smuzhiyun atmel,pins = 312*4882a593Smuzhiyun <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */ 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun usart1 { 317*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 318*4882a593Smuzhiyun atmel,pins = 319*4882a593Smuzhiyun <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 320*4882a593Smuzhiyun AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun pinctrl_usart1_rts: usart1_rts-0 { 324*4882a593Smuzhiyun atmel,pins = 325*4882a593Smuzhiyun <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */ 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun pinctrl_usart1_cts: usart1_cts-0 { 329*4882a593Smuzhiyun atmel,pins = 330*4882a593Smuzhiyun <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */ 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun usart2 { 335*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 336*4882a593Smuzhiyun atmel,pins = 337*4882a593Smuzhiyun <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 338*4882a593Smuzhiyun AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 342*4882a593Smuzhiyun atmel,pins = 343*4882a593Smuzhiyun <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */ 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 347*4882a593Smuzhiyun atmel,pins = 348*4882a593Smuzhiyun <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */ 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun usart3 { 353*4882a593Smuzhiyun pinctrl_usart3: usart3-0 { 354*4882a593Smuzhiyun atmel,pins = 355*4882a593Smuzhiyun <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 356*4882a593Smuzhiyun AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun pinctrl_usart3_rts: usart3_rts-0 { 360*4882a593Smuzhiyun atmel,pins = 361*4882a593Smuzhiyun <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */ 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun pinctrl_usart3_cts: usart3_cts-0 { 365*4882a593Smuzhiyun atmel,pins = 366*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */ 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun nand { 371*4882a593Smuzhiyun pinctrl_nand_rb: nand-rb-0 { 372*4882a593Smuzhiyun atmel,pins = 373*4882a593Smuzhiyun <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun pinctrl_nand_cs: nand-cs-0 { 377*4882a593Smuzhiyun atmel,pins = 378*4882a593Smuzhiyun <AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun macb { 383*4882a593Smuzhiyun pinctrl_macb_rmii: macb_rmii-0 { 384*4882a593Smuzhiyun atmel,pins = 385*4882a593Smuzhiyun <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */ 386*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */ 387*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */ 388*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */ 389*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */ 390*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */ 391*4882a593Smuzhiyun AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */ 392*4882a593Smuzhiyun AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */ 393*4882a593Smuzhiyun AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */ 394*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */ 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun pinctrl_macb_rmii_mii: macb_rmii_mii-0 { 398*4882a593Smuzhiyun atmel,pins = 399*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */ 400*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */ 401*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */ 402*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */ 403*4882a593Smuzhiyun AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */ 404*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */ 405*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */ 406*4882a593Smuzhiyun AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */ 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun mmc0 { 411*4882a593Smuzhiyun pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 { 412*4882a593Smuzhiyun atmel,pins = 413*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */ 414*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */ 415*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */ 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 419*4882a593Smuzhiyun atmel,pins = 420*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */ 421*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */ 422*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */ 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 { 426*4882a593Smuzhiyun atmel,pins = 427*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */ 428*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */ 429*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */ 430*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */ 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun mmc1 { 435*4882a593Smuzhiyun pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 { 436*4882a593Smuzhiyun atmel,pins = 437*4882a593Smuzhiyun <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */ 438*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */ 439*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */ 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 { 443*4882a593Smuzhiyun atmel,pins = 444*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */ 445*4882a593Smuzhiyun AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */ 446*4882a593Smuzhiyun AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */ 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 { 450*4882a593Smuzhiyun atmel,pins = 451*4882a593Smuzhiyun <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */ 452*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */ 453*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */ 454*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */ 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun ssc0 { 459*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 460*4882a593Smuzhiyun atmel,pins = 461*4882a593Smuzhiyun <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */ 462*4882a593Smuzhiyun AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */ 463*4882a593Smuzhiyun AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */ 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 467*4882a593Smuzhiyun atmel,pins = 468*4882a593Smuzhiyun <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */ 469*4882a593Smuzhiyun AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */ 470*4882a593Smuzhiyun AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */ 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun ssc1 { 475*4882a593Smuzhiyun pinctrl_ssc1_tx: ssc1_tx-0 { 476*4882a593Smuzhiyun atmel,pins = 477*4882a593Smuzhiyun <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */ 478*4882a593Smuzhiyun AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */ 479*4882a593Smuzhiyun AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */ 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun pinctrl_ssc1_rx: ssc1_rx-0 { 483*4882a593Smuzhiyun atmel,pins = 484*4882a593Smuzhiyun <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */ 485*4882a593Smuzhiyun AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */ 486*4882a593Smuzhiyun AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */ 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun spi0 { 491*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 492*4882a593Smuzhiyun atmel,pins = 493*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */ 494*4882a593Smuzhiyun AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */ 495*4882a593Smuzhiyun AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */ 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun spi1 { 500*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 501*4882a593Smuzhiyun atmel,pins = 502*4882a593Smuzhiyun <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */ 503*4882a593Smuzhiyun AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */ 504*4882a593Smuzhiyun AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */ 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun tcb0 { 509*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 510*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 514*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 518*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>; 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 522*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 526*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 530*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 534*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 538*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 542*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun tcb1 { 547*4882a593Smuzhiyun pinctrl_tcb1_tclk0: tcb1_tclk0-0 { 548*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun pinctrl_tcb1_tclk1: tcb1_tclk1-0 { 552*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun pinctrl_tcb1_tclk2: tcb1_tclk2-0 { 556*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun pinctrl_tcb1_tioa0: tcb1_tioa0-0 { 560*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun pinctrl_tcb1_tioa1: tcb1_tioa1-0 { 564*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun pinctrl_tcb1_tioa2: tcb1_tioa2-0 { 568*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun pinctrl_tcb1_tiob0: tcb1_tiob0-0 { 572*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun pinctrl_tcb1_tiob1: tcb1_tiob1-0 { 576*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun pinctrl_tcb1_tiob2: tcb1_tiob2-0 { 580*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun fb { 585*4882a593Smuzhiyun pinctrl_fb: fb-0 { 586*4882a593Smuzhiyun atmel,pins = 587*4882a593Smuzhiyun <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */ 588*4882a593Smuzhiyun AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */ 589*4882a593Smuzhiyun AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */ 590*4882a593Smuzhiyun AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */ 591*4882a593Smuzhiyun AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */ 592*4882a593Smuzhiyun AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */ 593*4882a593Smuzhiyun AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */ 594*4882a593Smuzhiyun AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */ 595*4882a593Smuzhiyun AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */ 596*4882a593Smuzhiyun AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */ 597*4882a593Smuzhiyun AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */ 598*4882a593Smuzhiyun AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */ 599*4882a593Smuzhiyun AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */ 600*4882a593Smuzhiyun AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */ 601*4882a593Smuzhiyun AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */ 602*4882a593Smuzhiyun AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */ 603*4882a593Smuzhiyun AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */ 604*4882a593Smuzhiyun AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */ 605*4882a593Smuzhiyun AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */ 606*4882a593Smuzhiyun AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */ 607*4882a593Smuzhiyun AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */ 608*4882a593Smuzhiyun AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */ 609*4882a593Smuzhiyun AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */ 610*4882a593Smuzhiyun AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */ 611*4882a593Smuzhiyun AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */ 612*4882a593Smuzhiyun AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */ 613*4882a593Smuzhiyun AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */ 614*4882a593Smuzhiyun AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */ 615*4882a593Smuzhiyun AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */ 616*4882a593Smuzhiyun AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */ 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun pioA: gpio@fffff200 { 621*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 622*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 623*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 624*4882a593Smuzhiyun #gpio-cells = <2>; 625*4882a593Smuzhiyun gpio-controller; 626*4882a593Smuzhiyun interrupt-controller; 627*4882a593Smuzhiyun #interrupt-cells = <2>; 628*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun pioB: gpio@fffff400 { 632*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 633*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 634*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 635*4882a593Smuzhiyun #gpio-cells = <2>; 636*4882a593Smuzhiyun gpio-controller; 637*4882a593Smuzhiyun interrupt-controller; 638*4882a593Smuzhiyun #interrupt-cells = <2>; 639*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun pioC: gpio@fffff600 { 643*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 644*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 645*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>; 646*4882a593Smuzhiyun #gpio-cells = <2>; 647*4882a593Smuzhiyun gpio-controller; 648*4882a593Smuzhiyun interrupt-controller; 649*4882a593Smuzhiyun #interrupt-cells = <2>; 650*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 4>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun pioD: gpio@fffff800 { 654*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 655*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 656*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>; 657*4882a593Smuzhiyun #gpio-cells = <2>; 658*4882a593Smuzhiyun gpio-controller; 659*4882a593Smuzhiyun interrupt-controller; 660*4882a593Smuzhiyun #interrupt-cells = <2>; 661*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 5>; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun pioE: gpio@fffffa00 { 665*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 666*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 667*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>; 668*4882a593Smuzhiyun #gpio-cells = <2>; 669*4882a593Smuzhiyun gpio-controller; 670*4882a593Smuzhiyun interrupt-controller; 671*4882a593Smuzhiyun #interrupt-cells = <2>; 672*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 5>; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun dbgu: serial@ffffee00 { 677*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 678*4882a593Smuzhiyun reg = <0xffffee00 0x200>; 679*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 680*4882a593Smuzhiyun pinctrl-names = "default"; 681*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 682*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 683*4882a593Smuzhiyun clock-names = "usart"; 684*4882a593Smuzhiyun status = "disabled"; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun usart0: serial@fff8c000 { 688*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 689*4882a593Smuzhiyun reg = <0xfff8c000 0x200>; 690*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 691*4882a593Smuzhiyun atmel,use-dma-rx; 692*4882a593Smuzhiyun atmel,use-dma-tx; 693*4882a593Smuzhiyun pinctrl-names = "default"; 694*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 695*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 7>; 696*4882a593Smuzhiyun clock-names = "usart"; 697*4882a593Smuzhiyun status = "disabled"; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun usart1: serial@fff90000 { 701*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 702*4882a593Smuzhiyun reg = <0xfff90000 0x200>; 703*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>; 704*4882a593Smuzhiyun atmel,use-dma-rx; 705*4882a593Smuzhiyun atmel,use-dma-tx; 706*4882a593Smuzhiyun pinctrl-names = "default"; 707*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 708*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 8>; 709*4882a593Smuzhiyun clock-names = "usart"; 710*4882a593Smuzhiyun status = "disabled"; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun usart2: serial@fff94000 { 714*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 715*4882a593Smuzhiyun reg = <0xfff94000 0x200>; 716*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>; 717*4882a593Smuzhiyun atmel,use-dma-rx; 718*4882a593Smuzhiyun atmel,use-dma-tx; 719*4882a593Smuzhiyun pinctrl-names = "default"; 720*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 721*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 9>; 722*4882a593Smuzhiyun clock-names = "usart"; 723*4882a593Smuzhiyun status = "disabled"; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun usart3: serial@fff98000 { 727*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 728*4882a593Smuzhiyun reg = <0xfff98000 0x200>; 729*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>; 730*4882a593Smuzhiyun atmel,use-dma-rx; 731*4882a593Smuzhiyun atmel,use-dma-tx; 732*4882a593Smuzhiyun pinctrl-names = "default"; 733*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart3>; 734*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 10>; 735*4882a593Smuzhiyun clock-names = "usart"; 736*4882a593Smuzhiyun status = "disabled"; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun macb0: ethernet@fffbc000 { 740*4882a593Smuzhiyun compatible = "cdns,at91sam9260-macb", "cdns,macb"; 741*4882a593Smuzhiyun reg = <0xfffbc000 0x100>; 742*4882a593Smuzhiyun interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>; 743*4882a593Smuzhiyun pinctrl-names = "default"; 744*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_macb_rmii>; 745*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 25>, <&pmc PMC_TYPE_PERIPHERAL 25>; 746*4882a593Smuzhiyun clock-names = "hclk", "pclk"; 747*4882a593Smuzhiyun status = "disabled"; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun trng@fffcc000 { 751*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-trng"; 752*4882a593Smuzhiyun reg = <0xfffcc000 0x100>; 753*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 0>; 754*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 6>; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun i2c0: i2c@fff84000 { 758*4882a593Smuzhiyun compatible = "atmel,at91sam9g10-i2c"; 759*4882a593Smuzhiyun reg = <0xfff84000 0x100>; 760*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>; 761*4882a593Smuzhiyun pinctrl-names = "default"; 762*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 763*4882a593Smuzhiyun #address-cells = <1>; 764*4882a593Smuzhiyun #size-cells = <0>; 765*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 12>; 766*4882a593Smuzhiyun status = "disabled"; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun i2c1: i2c@fff88000 { 770*4882a593Smuzhiyun compatible = "atmel,at91sam9g10-i2c"; 771*4882a593Smuzhiyun reg = <0xfff88000 0x100>; 772*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>; 773*4882a593Smuzhiyun pinctrl-names = "default"; 774*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 775*4882a593Smuzhiyun #address-cells = <1>; 776*4882a593Smuzhiyun #size-cells = <0>; 777*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 13>; 778*4882a593Smuzhiyun status = "disabled"; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun ssc0: ssc@fff9c000 { 782*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 783*4882a593Smuzhiyun reg = <0xfff9c000 0x4000>; 784*4882a593Smuzhiyun interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>; 785*4882a593Smuzhiyun pinctrl-names = "default"; 786*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 787*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 16>; 788*4882a593Smuzhiyun clock-names = "pclk"; 789*4882a593Smuzhiyun status = "disabled"; 790*4882a593Smuzhiyun }; 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun ssc1: ssc@fffa0000 { 793*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 794*4882a593Smuzhiyun reg = <0xfffa0000 0x4000>; 795*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>; 796*4882a593Smuzhiyun pinctrl-names = "default"; 797*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; 798*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>; 799*4882a593Smuzhiyun clock-names = "pclk"; 800*4882a593Smuzhiyun status = "disabled"; 801*4882a593Smuzhiyun }; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun ac97: sound@fffac000 { 804*4882a593Smuzhiyun compatible = "atmel,at91sam9263-ac97c"; 805*4882a593Smuzhiyun reg = <0xfffac000 0x4000>; 806*4882a593Smuzhiyun interrupts = <24 IRQ_TYPE_LEVEL_HIGH 4>; 807*4882a593Smuzhiyun pinctrl-names = "default"; 808*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ac97>; 809*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 24>; 810*4882a593Smuzhiyun clock-names = "ac97_clk"; 811*4882a593Smuzhiyun status = "disabled"; 812*4882a593Smuzhiyun }; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun adc0: adc@fffb0000 { 815*4882a593Smuzhiyun #address-cells = <1>; 816*4882a593Smuzhiyun #size-cells = <0>; 817*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-adc"; 818*4882a593Smuzhiyun reg = <0xfffb0000 0x100>; 819*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>; 820*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 20>, <&adc_op_clk>; 821*4882a593Smuzhiyun clock-names = "adc_clk", "adc_op_clk"; 822*4882a593Smuzhiyun atmel,adc-channels-used = <0xff>; 823*4882a593Smuzhiyun atmel,adc-vref = <3300>; 824*4882a593Smuzhiyun atmel,adc-startup-time = <40>; 825*4882a593Smuzhiyun atmel,adc-res = <8 10>; 826*4882a593Smuzhiyun atmel,adc-res-names = "lowres", "highres"; 827*4882a593Smuzhiyun atmel,adc-use-res = "highres"; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun trigger0 { 830*4882a593Smuzhiyun trigger-name = "external-rising"; 831*4882a593Smuzhiyun trigger-value = <0x1>; 832*4882a593Smuzhiyun trigger-external; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun trigger1 { 835*4882a593Smuzhiyun trigger-name = "external-falling"; 836*4882a593Smuzhiyun trigger-value = <0x2>; 837*4882a593Smuzhiyun trigger-external; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun trigger2 { 841*4882a593Smuzhiyun trigger-name = "external-any"; 842*4882a593Smuzhiyun trigger-value = <0x3>; 843*4882a593Smuzhiyun trigger-external; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun trigger3 { 847*4882a593Smuzhiyun trigger-name = "continuous"; 848*4882a593Smuzhiyun trigger-value = <0x6>; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun isi@fffb4000 { 853*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-isi"; 854*4882a593Smuzhiyun reg = <0xfffb4000 0x4000>; 855*4882a593Smuzhiyun interrupts = <26 IRQ_TYPE_LEVEL_HIGH 5>; 856*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 26>; 857*4882a593Smuzhiyun clock-names = "isi_clk"; 858*4882a593Smuzhiyun status = "disabled"; 859*4882a593Smuzhiyun port { 860*4882a593Smuzhiyun #address-cells = <1>; 861*4882a593Smuzhiyun #size-cells = <0>; 862*4882a593Smuzhiyun }; 863*4882a593Smuzhiyun }; 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun pwm0: pwm@fffb8000 { 866*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 867*4882a593Smuzhiyun reg = <0xfffb8000 0x300>; 868*4882a593Smuzhiyun interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>; 869*4882a593Smuzhiyun #pwm-cells = <3>; 870*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 19>; 871*4882a593Smuzhiyun status = "disabled"; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun mmc0: mmc@fff80000 { 875*4882a593Smuzhiyun compatible = "atmel,hsmci"; 876*4882a593Smuzhiyun reg = <0xfff80000 0x600>; 877*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>; 878*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>; 879*4882a593Smuzhiyun dma-names = "rxtx"; 880*4882a593Smuzhiyun #address-cells = <1>; 881*4882a593Smuzhiyun #size-cells = <0>; 882*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 11>; 883*4882a593Smuzhiyun clock-names = "mci_clk"; 884*4882a593Smuzhiyun status = "disabled"; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun mmc1: mmc@fffd0000 { 888*4882a593Smuzhiyun compatible = "atmel,hsmci"; 889*4882a593Smuzhiyun reg = <0xfffd0000 0x600>; 890*4882a593Smuzhiyun interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>; 891*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>; 892*4882a593Smuzhiyun dma-names = "rxtx"; 893*4882a593Smuzhiyun #address-cells = <1>; 894*4882a593Smuzhiyun #size-cells = <0>; 895*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 29>; 896*4882a593Smuzhiyun clock-names = "mci_clk"; 897*4882a593Smuzhiyun status = "disabled"; 898*4882a593Smuzhiyun }; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun watchdog@fffffd40 { 901*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 902*4882a593Smuzhiyun reg = <0xfffffd40 0x10>; 903*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 904*4882a593Smuzhiyun clocks = <&clk32k>; 905*4882a593Smuzhiyun atmel,watchdog-type = "hardware"; 906*4882a593Smuzhiyun atmel,reset-type = "all"; 907*4882a593Smuzhiyun atmel,dbg-halt; 908*4882a593Smuzhiyun status = "disabled"; 909*4882a593Smuzhiyun }; 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun spi0: spi@fffa4000 { 912*4882a593Smuzhiyun #address-cells = <1>; 913*4882a593Smuzhiyun #size-cells = <0>; 914*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 915*4882a593Smuzhiyun reg = <0xfffa4000 0x200>; 916*4882a593Smuzhiyun interrupts = <14 4 3>; 917*4882a593Smuzhiyun pinctrl-names = "default"; 918*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 919*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 14>; 920*4882a593Smuzhiyun clock-names = "spi_clk"; 921*4882a593Smuzhiyun status = "disabled"; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun spi1: spi@fffa8000 { 925*4882a593Smuzhiyun #address-cells = <1>; 926*4882a593Smuzhiyun #size-cells = <0>; 927*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 928*4882a593Smuzhiyun reg = <0xfffa8000 0x200>; 929*4882a593Smuzhiyun interrupts = <15 4 3>; 930*4882a593Smuzhiyun pinctrl-names = "default"; 931*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 932*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 15>; 933*4882a593Smuzhiyun clock-names = "spi_clk"; 934*4882a593Smuzhiyun status = "disabled"; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun usb2: gadget@fff78000 { 938*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-udc"; 939*4882a593Smuzhiyun reg = <0x00600000 0x80000 940*4882a593Smuzhiyun 0xfff78000 0x400>; 941*4882a593Smuzhiyun interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>; 942*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 27>, <&pmc PMC_TYPE_CORE PMC_UTMI>; 943*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 944*4882a593Smuzhiyun status = "disabled"; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun clk32k: sckc@fffffd50 { 948*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 949*4882a593Smuzhiyun reg = <0xfffffd50 0x4>; 950*4882a593Smuzhiyun clocks = <&slow_xtal>; 951*4882a593Smuzhiyun #clock-cells = <0>; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun rtc@fffffd20 { 955*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rtt"; 956*4882a593Smuzhiyun reg = <0xfffffd20 0x10>; 957*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 958*4882a593Smuzhiyun clocks = <&clk32k>; 959*4882a593Smuzhiyun status = "disabled"; 960*4882a593Smuzhiyun }; 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun rtc@fffffdb0 { 963*4882a593Smuzhiyun compatible = "atmel,at91rm9200-rtc"; 964*4882a593Smuzhiyun reg = <0xfffffdb0 0x30>; 965*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 966*4882a593Smuzhiyun clocks = <&clk32k>; 967*4882a593Smuzhiyun status = "disabled"; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun gpbr: syscon@fffffd60 { 971*4882a593Smuzhiyun compatible = "atmel,at91sam9260-gpbr", "syscon"; 972*4882a593Smuzhiyun reg = <0xfffffd60 0x10>; 973*4882a593Smuzhiyun status = "disabled"; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun }; 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun fb0: fb@500000 { 978*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-lcdc"; 979*4882a593Smuzhiyun reg = <0x00500000 0x1000>; 980*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>; 981*4882a593Smuzhiyun pinctrl-names = "default"; 982*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fb>; 983*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 23>, <&pmc PMC_TYPE_PERIPHERAL 23>; 984*4882a593Smuzhiyun clock-names = "hclk", "lcdc_clk"; 985*4882a593Smuzhiyun status = "disabled"; 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun usb0: ohci@700000 { 989*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 990*4882a593Smuzhiyun reg = <0x00700000 0x100000>; 991*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 992*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 6>; 993*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 994*4882a593Smuzhiyun status = "disabled"; 995*4882a593Smuzhiyun }; 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun usb1: ehci@800000 { 998*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; 999*4882a593Smuzhiyun reg = <0x00800000 0x100000>; 1000*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 1001*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 22>; 1002*4882a593Smuzhiyun clock-names = "usb_clk", "ehci_clk"; 1003*4882a593Smuzhiyun status = "disabled"; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun ebi: ebi@10000000 { 1007*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ebi"; 1008*4882a593Smuzhiyun #address-cells = <2>; 1009*4882a593Smuzhiyun #size-cells = <1>; 1010*4882a593Smuzhiyun atmel,smc = <&smc>; 1011*4882a593Smuzhiyun atmel,matrix = <&matrix>; 1012*4882a593Smuzhiyun reg = <0x10000000 0x80000000>; 1013*4882a593Smuzhiyun ranges = <0x0 0x0 0x10000000 0x10000000 1014*4882a593Smuzhiyun 0x1 0x0 0x20000000 0x10000000 1015*4882a593Smuzhiyun 0x2 0x0 0x30000000 0x10000000 1016*4882a593Smuzhiyun 0x3 0x0 0x40000000 0x10000000 1017*4882a593Smuzhiyun 0x4 0x0 0x50000000 0x10000000 1018*4882a593Smuzhiyun 0x5 0x0 0x60000000 0x10000000>; 1019*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 1020*4882a593Smuzhiyun status = "disabled"; 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun nand_controller: nand-controller { 1023*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-nand-controller"; 1024*4882a593Smuzhiyun #address-cells = <2>; 1025*4882a593Smuzhiyun #size-cells = <1>; 1026*4882a593Smuzhiyun ranges; 1027*4882a593Smuzhiyun status = "disabled"; 1028*4882a593Smuzhiyun }; 1029*4882a593Smuzhiyun }; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun i2c-gpio-0 { 1033*4882a593Smuzhiyun compatible = "i2c-gpio"; 1034*4882a593Smuzhiyun gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */ 1035*4882a593Smuzhiyun &pioA 21 GPIO_ACTIVE_HIGH /* scl */ 1036*4882a593Smuzhiyun >; 1037*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 1038*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 1039*4882a593Smuzhiyun i2c-gpio,delay-us = <5>; /* ~100 kHz */ 1040*4882a593Smuzhiyun #address-cells = <1>; 1041*4882a593Smuzhiyun #size-cells = <0>; 1042*4882a593Smuzhiyun status = "disabled"; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun}; 1045