1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 11*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun model = "Atmel AT91SAM9263 family SoC"; 17*4882a593Smuzhiyun compatible = "atmel,at91sam9263"; 18*4882a593Smuzhiyun interrupt-parent = <&aic>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun serial0 = &dbgu; 22*4882a593Smuzhiyun serial1 = &usart0; 23*4882a593Smuzhiyun serial2 = &usart1; 24*4882a593Smuzhiyun serial3 = &usart2; 25*4882a593Smuzhiyun gpio0 = &pioA; 26*4882a593Smuzhiyun gpio1 = &pioB; 27*4882a593Smuzhiyun gpio2 = &pioC; 28*4882a593Smuzhiyun gpio3 = &pioD; 29*4882a593Smuzhiyun gpio4 = &pioE; 30*4882a593Smuzhiyun tcb0 = &tcb0; 31*4882a593Smuzhiyun i2c0 = &i2c0; 32*4882a593Smuzhiyun ssc0 = &ssc0; 33*4882a593Smuzhiyun ssc1 = &ssc1; 34*4882a593Smuzhiyun pwm0 = &pwm0; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun cpus { 38*4882a593Smuzhiyun #address-cells = <1>; 39*4882a593Smuzhiyun #size-cells = <0>; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun cpu@0 { 42*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 43*4882a593Smuzhiyun device_type = "cpu"; 44*4882a593Smuzhiyun reg = <0>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun memory@20000000 { 49*4882a593Smuzhiyun device_type = "memory"; 50*4882a593Smuzhiyun reg = <0x20000000 0x08000000>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun clocks { 54*4882a593Smuzhiyun main_xtal: main_xtal { 55*4882a593Smuzhiyun compatible = "fixed-clock"; 56*4882a593Smuzhiyun #clock-cells = <0>; 57*4882a593Smuzhiyun clock-frequency = <0>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun slow_xtal: slow_xtal { 61*4882a593Smuzhiyun compatible = "fixed-clock"; 62*4882a593Smuzhiyun #clock-cells = <0>; 63*4882a593Smuzhiyun clock-frequency = <0>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun sram0: sram@300000 { 68*4882a593Smuzhiyun compatible = "mmio-sram"; 69*4882a593Smuzhiyun reg = <0x00300000 0x14000>; 70*4882a593Smuzhiyun #address-cells = <1>; 71*4882a593Smuzhiyun #size-cells = <1>; 72*4882a593Smuzhiyun ranges = <0 0x00300000 0x14000>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun sram1: sram@500000 { 76*4882a593Smuzhiyun compatible = "mmio-sram"; 77*4882a593Smuzhiyun reg = <0x00500000 0x4000>; 78*4882a593Smuzhiyun #address-cells = <1>; 79*4882a593Smuzhiyun #size-cells = <1>; 80*4882a593Smuzhiyun ranges = <0 0x00500000 0x4000>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun ahb { 84*4882a593Smuzhiyun compatible = "simple-bus"; 85*4882a593Smuzhiyun #address-cells = <1>; 86*4882a593Smuzhiyun #size-cells = <1>; 87*4882a593Smuzhiyun ranges; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun apb { 90*4882a593Smuzhiyun compatible = "simple-bus"; 91*4882a593Smuzhiyun #address-cells = <1>; 92*4882a593Smuzhiyun #size-cells = <1>; 93*4882a593Smuzhiyun ranges; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 96*4882a593Smuzhiyun #interrupt-cells = <3>; 97*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 98*4882a593Smuzhiyun interrupt-controller; 99*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 100*4882a593Smuzhiyun atmel,external-irqs = <30 31>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun pmc: pmc@fffffc00 { 104*4882a593Smuzhiyun compatible = "atmel,at91sam9263-pmc", "syscon"; 105*4882a593Smuzhiyun reg = <0xfffffc00 0x100>; 106*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 107*4882a593Smuzhiyun #clock-cells = <2>; 108*4882a593Smuzhiyun clocks = <&slow_xtal>, <&main_xtal>; 109*4882a593Smuzhiyun clock-names = "slow_xtal", "main_xtal"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun ramc0: ramc@ffffe200 { 113*4882a593Smuzhiyun compatible = "atmel,at91sam9260-sdramc"; 114*4882a593Smuzhiyun reg = <0xffffe200 0x200>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun smc0: smc@ffffe400 { 118*4882a593Smuzhiyun compatible = "atmel,at91sam9260-smc", "syscon"; 119*4882a593Smuzhiyun reg = <0xffffe400 0x200>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun ramc1: ramc@ffffe800 { 123*4882a593Smuzhiyun compatible = "atmel,at91sam9260-sdramc"; 124*4882a593Smuzhiyun reg = <0xffffe800 0x200>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun smc1: smc@ffffea00 { 128*4882a593Smuzhiyun compatible = "atmel,at91sam9260-smc", "syscon"; 129*4882a593Smuzhiyun reg = <0xffffea00 0x200>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun matrix: matrix@ffffec00 { 133*4882a593Smuzhiyun compatible = "atmel,at91sam9263-matrix", "syscon"; 134*4882a593Smuzhiyun reg = <0xffffec00 0x200>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun pit: timer@fffffd30 { 138*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 139*4882a593Smuzhiyun reg = <0xfffffd30 0xf>; 140*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 141*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun tcb0: timer@fff7c000 { 145*4882a593Smuzhiyun compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; 146*4882a593Smuzhiyun #address-cells = <1>; 147*4882a593Smuzhiyun #size-cells = <0>; 148*4882a593Smuzhiyun reg = <0xfff7c000 0x100>; 149*4882a593Smuzhiyun interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>; 150*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 19>, <&slow_xtal>; 151*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun rstc@fffffd00 { 155*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rstc"; 156*4882a593Smuzhiyun reg = <0xfffffd00 0x10>; 157*4882a593Smuzhiyun clocks = <&slow_xtal>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun shdwc@fffffd10 { 161*4882a593Smuzhiyun compatible = "atmel,at91sam9260-shdwc"; 162*4882a593Smuzhiyun reg = <0xfffffd10 0x10>; 163*4882a593Smuzhiyun clocks = <&slow_xtal>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun pinctrl@fffff200 { 167*4882a593Smuzhiyun #address-cells = <1>; 168*4882a593Smuzhiyun #size-cells = <1>; 169*4882a593Smuzhiyun compatible = "atmel,at91rm9200-pinctrl", "simple-bus"; 170*4882a593Smuzhiyun ranges = <0xfffff200 0xfffff200 0xa00>; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun atmel,mux-mask = < 173*4882a593Smuzhiyun /* A B */ 174*4882a593Smuzhiyun 0xfffffffb 0xffffe07f /* pioA */ 175*4882a593Smuzhiyun 0x0007ffff 0x39072fff /* pioB */ 176*4882a593Smuzhiyun 0xffffffff 0x3ffffff8 /* pioC */ 177*4882a593Smuzhiyun 0xfffffbff 0xffffffff /* pioD */ 178*4882a593Smuzhiyun 0xffe00fff 0xfbfcff00 /* pioE */ 179*4882a593Smuzhiyun >; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* shared pinctrl settings */ 182*4882a593Smuzhiyun dbgu { 183*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 184*4882a593Smuzhiyun atmel,pins = 185*4882a593Smuzhiyun <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 186*4882a593Smuzhiyun AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun usart0 { 191*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 192*4882a593Smuzhiyun atmel,pins = 193*4882a593Smuzhiyun <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 194*4882a593Smuzhiyun AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 198*4882a593Smuzhiyun atmel,pins = 199*4882a593Smuzhiyun <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */ 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 203*4882a593Smuzhiyun atmel,pins = 204*4882a593Smuzhiyun <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */ 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun usart1 { 209*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 210*4882a593Smuzhiyun atmel,pins = 211*4882a593Smuzhiyun <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 212*4882a593Smuzhiyun AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun pinctrl_usart1_rts: usart1_rts-0 { 216*4882a593Smuzhiyun atmel,pins = 217*4882a593Smuzhiyun <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */ 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun pinctrl_usart1_cts: usart1_cts-0 { 221*4882a593Smuzhiyun atmel,pins = 222*4882a593Smuzhiyun <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */ 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun usart2 { 227*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 228*4882a593Smuzhiyun atmel,pins = 229*4882a593Smuzhiyun <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 230*4882a593Smuzhiyun AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 234*4882a593Smuzhiyun atmel,pins = 235*4882a593Smuzhiyun <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */ 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 239*4882a593Smuzhiyun atmel,pins = 240*4882a593Smuzhiyun <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */ 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun nand { 245*4882a593Smuzhiyun pinctrl_nand_rb: nand-rb-0 { 246*4882a593Smuzhiyun atmel,pins = 247*4882a593Smuzhiyun <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun pinctrl_nand_cs: nand-cs-0 { 251*4882a593Smuzhiyun atmel,pins = 252*4882a593Smuzhiyun <AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun macb { 257*4882a593Smuzhiyun pinctrl_macb_rmii: macb_rmii-0 { 258*4882a593Smuzhiyun atmel,pins = 259*4882a593Smuzhiyun <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */ 260*4882a593Smuzhiyun AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */ 261*4882a593Smuzhiyun AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */ 262*4882a593Smuzhiyun AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */ 263*4882a593Smuzhiyun AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */ 264*4882a593Smuzhiyun AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */ 265*4882a593Smuzhiyun AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */ 266*4882a593Smuzhiyun AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */ 267*4882a593Smuzhiyun AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */ 268*4882a593Smuzhiyun AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */ 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun pinctrl_macb_rmii_mii: macb_rmii_mii-0 { 272*4882a593Smuzhiyun atmel,pins = 273*4882a593Smuzhiyun <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */ 274*4882a593Smuzhiyun AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */ 275*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */ 276*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */ 277*4882a593Smuzhiyun AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */ 278*4882a593Smuzhiyun AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */ 279*4882a593Smuzhiyun AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */ 280*4882a593Smuzhiyun AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */ 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun mmc0 { 285*4882a593Smuzhiyun pinctrl_mmc0_clk: mmc0_clk-0 { 286*4882a593Smuzhiyun atmel,pins = 287*4882a593Smuzhiyun <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */ 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 { 291*4882a593Smuzhiyun atmel,pins = 292*4882a593Smuzhiyun <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */ 293*4882a593Smuzhiyun AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */ 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 297*4882a593Smuzhiyun atmel,pins = 298*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */ 299*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */ 300*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */ 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 { 304*4882a593Smuzhiyun atmel,pins = 305*4882a593Smuzhiyun <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */ 306*4882a593Smuzhiyun AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */ 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 { 310*4882a593Smuzhiyun atmel,pins = 311*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */ 312*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */ 313*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */ 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun mmc1 { 318*4882a593Smuzhiyun pinctrl_mmc1_clk: mmc1_clk-0 { 319*4882a593Smuzhiyun atmel,pins = 320*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */ 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 { 324*4882a593Smuzhiyun atmel,pins = 325*4882a593Smuzhiyun <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */ 326*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */ 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 { 330*4882a593Smuzhiyun atmel,pins = 331*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */ 332*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */ 333*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */ 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 { 337*4882a593Smuzhiyun atmel,pins = 338*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */ 339*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */ 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 { 343*4882a593Smuzhiyun atmel,pins = 344*4882a593Smuzhiyun <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */ 345*4882a593Smuzhiyun AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */ 346*4882a593Smuzhiyun AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */ 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun ssc0 { 351*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 352*4882a593Smuzhiyun atmel,pins = 353*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */ 354*4882a593Smuzhiyun AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */ 355*4882a593Smuzhiyun AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */ 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 359*4882a593Smuzhiyun atmel,pins = 360*4882a593Smuzhiyun <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */ 361*4882a593Smuzhiyun AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */ 362*4882a593Smuzhiyun AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */ 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun ssc1 { 367*4882a593Smuzhiyun pinctrl_ssc1_tx: ssc1_tx-0 { 368*4882a593Smuzhiyun atmel,pins = 369*4882a593Smuzhiyun <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */ 370*4882a593Smuzhiyun AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */ 371*4882a593Smuzhiyun AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */ 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun pinctrl_ssc1_rx: ssc1_rx-0 { 375*4882a593Smuzhiyun atmel,pins = 376*4882a593Smuzhiyun <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */ 377*4882a593Smuzhiyun AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */ 378*4882a593Smuzhiyun AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */ 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun spi0 { 383*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 384*4882a593Smuzhiyun atmel,pins = 385*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */ 386*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */ 387*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */ 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun spi1 { 392*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 393*4882a593Smuzhiyun atmel,pins = 394*4882a593Smuzhiyun <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */ 395*4882a593Smuzhiyun AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */ 396*4882a593Smuzhiyun AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */ 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun tcb0 { 401*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 402*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 406*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 410*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 414*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 418*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 422*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 426*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 430*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 434*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun fb { 439*4882a593Smuzhiyun pinctrl_fb: fb-0 { 440*4882a593Smuzhiyun atmel,pins = 441*4882a593Smuzhiyun <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */ 442*4882a593Smuzhiyun AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */ 443*4882a593Smuzhiyun AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */ 444*4882a593Smuzhiyun AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */ 445*4882a593Smuzhiyun AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */ 446*4882a593Smuzhiyun AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */ 447*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */ 448*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */ 449*4882a593Smuzhiyun AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */ 450*4882a593Smuzhiyun AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */ 451*4882a593Smuzhiyun AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */ 452*4882a593Smuzhiyun AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */ 453*4882a593Smuzhiyun AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */ 454*4882a593Smuzhiyun AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */ 455*4882a593Smuzhiyun AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */ 456*4882a593Smuzhiyun AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */ 457*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */ 458*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */ 459*4882a593Smuzhiyun AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */ 460*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */ 461*4882a593Smuzhiyun AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */ 462*4882a593Smuzhiyun AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */ 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun can { 467*4882a593Smuzhiyun pinctrl_can_rx_tx: can_rx_tx { 468*4882a593Smuzhiyun atmel,pins = 469*4882a593Smuzhiyun <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* CANRX, conflicts with IRQ0 */ 470*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* CANTX, conflicts with PCK0 */ 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun ac97 { 475*4882a593Smuzhiyun pinctrl_ac97: ac97-0 { 476*4882a593Smuzhiyun atmel,pins = 477*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A AC97FS pin */ 478*4882a593Smuzhiyun AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A AC97CK pin */ 479*4882a593Smuzhiyun AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A AC97TX pin */ 480*4882a593Smuzhiyun AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A AC97RX pin */ 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun pioA: gpio@fffff200 { 485*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 486*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 487*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 488*4882a593Smuzhiyun #gpio-cells = <2>; 489*4882a593Smuzhiyun gpio-controller; 490*4882a593Smuzhiyun interrupt-controller; 491*4882a593Smuzhiyun #interrupt-cells = <2>; 492*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun pioB: gpio@fffff400 { 496*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 497*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 498*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 499*4882a593Smuzhiyun #gpio-cells = <2>; 500*4882a593Smuzhiyun gpio-controller; 501*4882a593Smuzhiyun interrupt-controller; 502*4882a593Smuzhiyun #interrupt-cells = <2>; 503*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun pioC: gpio@fffff600 { 507*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 508*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 509*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>; 510*4882a593Smuzhiyun #gpio-cells = <2>; 511*4882a593Smuzhiyun gpio-controller; 512*4882a593Smuzhiyun interrupt-controller; 513*4882a593Smuzhiyun #interrupt-cells = <2>; 514*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 4>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun pioD: gpio@fffff800 { 518*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 519*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 520*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>; 521*4882a593Smuzhiyun #gpio-cells = <2>; 522*4882a593Smuzhiyun gpio-controller; 523*4882a593Smuzhiyun interrupt-controller; 524*4882a593Smuzhiyun #interrupt-cells = <2>; 525*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 4>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun pioE: gpio@fffffa00 { 529*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 530*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 531*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>; 532*4882a593Smuzhiyun #gpio-cells = <2>; 533*4882a593Smuzhiyun gpio-controller; 534*4882a593Smuzhiyun interrupt-controller; 535*4882a593Smuzhiyun #interrupt-cells = <2>; 536*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 4>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun dbgu: serial@ffffee00 { 541*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 542*4882a593Smuzhiyun reg = <0xffffee00 0x200>; 543*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 544*4882a593Smuzhiyun pinctrl-names = "default"; 545*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 546*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 547*4882a593Smuzhiyun clock-names = "usart"; 548*4882a593Smuzhiyun status = "disabled"; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun usart0: serial@fff8c000 { 552*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 553*4882a593Smuzhiyun reg = <0xfff8c000 0x200>; 554*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 555*4882a593Smuzhiyun atmel,use-dma-rx; 556*4882a593Smuzhiyun atmel,use-dma-tx; 557*4882a593Smuzhiyun pinctrl-names = "default"; 558*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 559*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 7>; 560*4882a593Smuzhiyun clock-names = "usart"; 561*4882a593Smuzhiyun status = "disabled"; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun usart1: serial@fff90000 { 565*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 566*4882a593Smuzhiyun reg = <0xfff90000 0x200>; 567*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>; 568*4882a593Smuzhiyun atmel,use-dma-rx; 569*4882a593Smuzhiyun atmel,use-dma-tx; 570*4882a593Smuzhiyun pinctrl-names = "default"; 571*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 572*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 8>; 573*4882a593Smuzhiyun clock-names = "usart"; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun usart2: serial@fff94000 { 578*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 579*4882a593Smuzhiyun reg = <0xfff94000 0x200>; 580*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>; 581*4882a593Smuzhiyun atmel,use-dma-rx; 582*4882a593Smuzhiyun atmel,use-dma-tx; 583*4882a593Smuzhiyun pinctrl-names = "default"; 584*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 585*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 9>; 586*4882a593Smuzhiyun clock-names = "usart"; 587*4882a593Smuzhiyun status = "disabled"; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun ssc0: ssc@fff98000 { 591*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ssc"; 592*4882a593Smuzhiyun reg = <0xfff98000 0x4000>; 593*4882a593Smuzhiyun interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>; 594*4882a593Smuzhiyun pinctrl-names = "default"; 595*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 596*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 16>; 597*4882a593Smuzhiyun clock-names = "pclk"; 598*4882a593Smuzhiyun status = "disabled"; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun ssc1: ssc@fff9c000 { 602*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ssc"; 603*4882a593Smuzhiyun reg = <0xfff9c000 0x4000>; 604*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>; 605*4882a593Smuzhiyun pinctrl-names = "default"; 606*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; 607*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>; 608*4882a593Smuzhiyun clock-names = "pclk"; 609*4882a593Smuzhiyun status = "disabled"; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun ac97: sound@fffa0000 { 613*4882a593Smuzhiyun compatible = "atmel,at91sam9263-ac97c"; 614*4882a593Smuzhiyun reg = <0xfffa0000 0x4000>; 615*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 5>; 616*4882a593Smuzhiyun pinctrl-names = "default"; 617*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ac97>; 618*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 18>; 619*4882a593Smuzhiyun clock-names = "ac97_clk"; 620*4882a593Smuzhiyun status = "disabled"; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun macb0: ethernet@fffbc000 { 624*4882a593Smuzhiyun compatible = "cdns,at91sam9260-macb", "cdns,macb"; 625*4882a593Smuzhiyun reg = <0xfffbc000 0x100>; 626*4882a593Smuzhiyun interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>; 627*4882a593Smuzhiyun pinctrl-names = "default"; 628*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_macb_rmii>; 629*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 21>, <&pmc PMC_TYPE_PERIPHERAL 21>; 630*4882a593Smuzhiyun clock-names = "hclk", "pclk"; 631*4882a593Smuzhiyun status = "disabled"; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun usb1: gadget@fff78000 { 635*4882a593Smuzhiyun compatible = "atmel,at91sam9263-udc"; 636*4882a593Smuzhiyun reg = <0xfff78000 0x4000>; 637*4882a593Smuzhiyun interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>; 638*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 24>, <&pmc PMC_TYPE_SYSTEM 7>; 639*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 640*4882a593Smuzhiyun status = "disabled"; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun i2c0: i2c@fff88000 { 644*4882a593Smuzhiyun compatible = "atmel,at91sam9260-i2c"; 645*4882a593Smuzhiyun reg = <0xfff88000 0x100>; 646*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>; 647*4882a593Smuzhiyun #address-cells = <1>; 648*4882a593Smuzhiyun #size-cells = <0>; 649*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 13>; 650*4882a593Smuzhiyun status = "disabled"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun mmc0: mmc@fff80000 { 654*4882a593Smuzhiyun compatible = "atmel,hsmci"; 655*4882a593Smuzhiyun reg = <0xfff80000 0x600>; 656*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>; 657*4882a593Smuzhiyun #address-cells = <1>; 658*4882a593Smuzhiyun #size-cells = <0>; 659*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 10>; 660*4882a593Smuzhiyun clock-names = "mci_clk"; 661*4882a593Smuzhiyun status = "disabled"; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun mmc1: mmc@fff84000 { 665*4882a593Smuzhiyun compatible = "atmel,hsmci"; 666*4882a593Smuzhiyun reg = <0xfff84000 0x600>; 667*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>; 668*4882a593Smuzhiyun #address-cells = <1>; 669*4882a593Smuzhiyun #size-cells = <0>; 670*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 11>; 671*4882a593Smuzhiyun clock-names = "mci_clk"; 672*4882a593Smuzhiyun status = "disabled"; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun watchdog@fffffd40 { 676*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 677*4882a593Smuzhiyun reg = <0xfffffd40 0x10>; 678*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 679*4882a593Smuzhiyun clocks = <&slow_xtal>; 680*4882a593Smuzhiyun atmel,watchdog-type = "hardware"; 681*4882a593Smuzhiyun atmel,reset-type = "all"; 682*4882a593Smuzhiyun atmel,dbg-halt; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun spi0: spi@fffa4000 { 687*4882a593Smuzhiyun #address-cells = <1>; 688*4882a593Smuzhiyun #size-cells = <0>; 689*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 690*4882a593Smuzhiyun reg = <0xfffa4000 0x200>; 691*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>; 692*4882a593Smuzhiyun pinctrl-names = "default"; 693*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 694*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 14>; 695*4882a593Smuzhiyun clock-names = "spi_clk"; 696*4882a593Smuzhiyun status = "disabled"; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun spi1: spi@fffa8000 { 700*4882a593Smuzhiyun #address-cells = <1>; 701*4882a593Smuzhiyun #size-cells = <0>; 702*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 703*4882a593Smuzhiyun reg = <0xfffa8000 0x200>; 704*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>; 705*4882a593Smuzhiyun pinctrl-names = "default"; 706*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 707*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 15>; 708*4882a593Smuzhiyun clock-names = "spi_clk"; 709*4882a593Smuzhiyun status = "disabled"; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun pwm0: pwm@fffb8000 { 713*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 714*4882a593Smuzhiyun reg = <0xfffb8000 0x300>; 715*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>; 716*4882a593Smuzhiyun #pwm-cells = <3>; 717*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 20>; 718*4882a593Smuzhiyun clock-names = "pwm_clk"; 719*4882a593Smuzhiyun status = "disabled"; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun can: can@fffac000 { 723*4882a593Smuzhiyun compatible = "atmel,at91sam9263-can"; 724*4882a593Smuzhiyun reg = <0xfffac000 0x300>; 725*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>; 726*4882a593Smuzhiyun pinctrl-names = "default"; 727*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_can_rx_tx>; 728*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 12>; 729*4882a593Smuzhiyun clock-names = "can_clk"; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun rtc@fffffd20 { 733*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rtt"; 734*4882a593Smuzhiyun reg = <0xfffffd20 0x10>; 735*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 736*4882a593Smuzhiyun clocks = <&slow_xtal>; 737*4882a593Smuzhiyun status = "disabled"; 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun rtc@fffffd50 { 741*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rtt"; 742*4882a593Smuzhiyun reg = <0xfffffd50 0x10>; 743*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 744*4882a593Smuzhiyun clocks = <&slow_xtal>; 745*4882a593Smuzhiyun status = "disabled"; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun gpbr: syscon@fffffd60 { 749*4882a593Smuzhiyun compatible = "atmel,at91sam9260-gpbr", "syscon"; 750*4882a593Smuzhiyun reg = <0xfffffd60 0x50>; 751*4882a593Smuzhiyun status = "disabled"; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun }; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun fb0: fb@700000 { 756*4882a593Smuzhiyun compatible = "atmel,at91sam9263-lcdc"; 757*4882a593Smuzhiyun reg = <0x00700000 0x1000>; 758*4882a593Smuzhiyun interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>; 759*4882a593Smuzhiyun pinctrl-names = "default"; 760*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fb>; 761*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 26>, <&pmc PMC_TYPE_PERIPHERAL 26>; 762*4882a593Smuzhiyun clock-names = "lcdc_clk", "hclk"; 763*4882a593Smuzhiyun status = "disabled"; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun usb0: ohci@a00000 { 767*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 768*4882a593Smuzhiyun reg = <0x00a00000 0x100000>; 769*4882a593Smuzhiyun interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>; 770*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 29>, <&pmc PMC_TYPE_PERIPHERAL 29>, <&pmc PMC_TYPE_SYSTEM 6>; 771*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 772*4882a593Smuzhiyun status = "disabled"; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun ebi0: ebi@10000000 { 776*4882a593Smuzhiyun compatible = "atmel,at91sam9263-ebi0"; 777*4882a593Smuzhiyun #address-cells = <2>; 778*4882a593Smuzhiyun #size-cells = <1>; 779*4882a593Smuzhiyun atmel,smc = <&smc0>; 780*4882a593Smuzhiyun atmel,matrix = <&matrix>; 781*4882a593Smuzhiyun reg = <0x10000000 0x80000000>; 782*4882a593Smuzhiyun ranges = <0x0 0x0 0x10000000 0x10000000 783*4882a593Smuzhiyun 0x1 0x0 0x20000000 0x10000000 784*4882a593Smuzhiyun 0x2 0x0 0x30000000 0x10000000 785*4882a593Smuzhiyun 0x3 0x0 0x40000000 0x10000000 786*4882a593Smuzhiyun 0x4 0x0 0x50000000 0x10000000 787*4882a593Smuzhiyun 0x5 0x0 0x60000000 0x10000000>; 788*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 789*4882a593Smuzhiyun status = "disabled"; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun nand_controller0: nand-controller { 792*4882a593Smuzhiyun compatible = "atmel,at91sam9260-nand-controller"; 793*4882a593Smuzhiyun #address-cells = <2>; 794*4882a593Smuzhiyun #size-cells = <1>; 795*4882a593Smuzhiyun ranges; 796*4882a593Smuzhiyun status = "disabled"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun ebi1: ebi@70000000 { 801*4882a593Smuzhiyun compatible = "atmel,at91sam9263-ebi1"; 802*4882a593Smuzhiyun #address-cells = <2>; 803*4882a593Smuzhiyun #size-cells = <1>; 804*4882a593Smuzhiyun atmel,smc = <&smc1>; 805*4882a593Smuzhiyun atmel,matrix = <&matrix>; 806*4882a593Smuzhiyun reg = <0x80000000 0x20000000>; 807*4882a593Smuzhiyun ranges = <0x0 0x0 0x80000000 0x10000000 808*4882a593Smuzhiyun 0x1 0x0 0x90000000 0x10000000>; 809*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 810*4882a593Smuzhiyun status = "disabled"; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun nand_controller1: nand-controller { 813*4882a593Smuzhiyun compatible = "atmel,at91sam9260-nand-controller"; 814*4882a593Smuzhiyun #address-cells = <2>; 815*4882a593Smuzhiyun #size-cells = <1>; 816*4882a593Smuzhiyun ranges; 817*4882a593Smuzhiyun status = "disabled"; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun i2c-gpio-0 { 823*4882a593Smuzhiyun compatible = "i2c-gpio"; 824*4882a593Smuzhiyun gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */ 825*4882a593Smuzhiyun &pioB 5 GPIO_ACTIVE_HIGH /* scl */ 826*4882a593Smuzhiyun >; 827*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 828*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 829*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 830*4882a593Smuzhiyun #address-cells = <1>; 831*4882a593Smuzhiyun #size-cells = <0>; 832*4882a593Smuzhiyun status = "disabled"; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun}; 835