xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/armada-xp-gp.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree file for Marvell Armada XP development board
4*4882a593Smuzhiyun * (DB-MV784MP-GP)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013-2014 Marvell
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Lior Amsalem <alior@marvell.com>
9*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com>
10*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Note: this Device Tree assumes that the bootloader has remapped the
13*4882a593Smuzhiyun * internal registers to 0xf1000000 (instead of the default
14*4882a593Smuzhiyun * 0xd0000000). The 0xf1000000 is the default used by the recent,
15*4882a593Smuzhiyun * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
16*4882a593Smuzhiyun * boards were delivered with an older version of the bootloader that
17*4882a593Smuzhiyun * left internal registers mapped at 0xd0000000. If you are in this
18*4882a593Smuzhiyun * situation, you should either update your bootloader (preferred
19*4882a593Smuzhiyun * solution) or the below Device Tree should be adjusted.
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun/dts-v1/;
23*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
24*4882a593Smuzhiyun#include "armada-xp-mv78460.dtsi"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun/ {
27*4882a593Smuzhiyun	model = "Marvell Armada XP Development Board DB-MV784MP-GP";
28*4882a593Smuzhiyun	compatible = "marvell,axp-gp", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	chosen {
31*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	memory@0 {
35*4882a593Smuzhiyun		device_type = "memory";
36*4882a593Smuzhiyun		/*
37*4882a593Smuzhiyun                 * 8 GB of plug-in RAM modules by default.The amount
38*4882a593Smuzhiyun                 * of memory available can be changed by the
39*4882a593Smuzhiyun                 * bootloader according the size of the module
40*4882a593Smuzhiyun                 * actually plugged. However, memory between
41*4882a593Smuzhiyun                 * 0xF0000000 to 0xFFFFFFFF cannot be used, as it is
42*4882a593Smuzhiyun                 * the address range used for I/O (internal registers,
43*4882a593Smuzhiyun                 * MBus windows).
44*4882a593Smuzhiyun		 */
45*4882a593Smuzhiyun		reg = <0x00000000 0x00000000 0x00000000 0xf0000000>,
46*4882a593Smuzhiyun		      <0x00000001 0x00000000 0x00000001 0x00000000>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	cpus {
50*4882a593Smuzhiyun		pm_pic {
51*4882a593Smuzhiyun			ctrl-gpios = <&gpio0 16 GPIO_ACTIVE_LOW>,
52*4882a593Smuzhiyun				     <&gpio0 17 GPIO_ACTIVE_LOW>,
53*4882a593Smuzhiyun				     <&gpio0 18 GPIO_ACTIVE_LOW>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	soc {
58*4882a593Smuzhiyun		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
59*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
60*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
61*4882a593Smuzhiyun			  MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000
62*4882a593Smuzhiyun			  MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000
63*4882a593Smuzhiyun			  MBUS_ID(0x0c, 0x04) 0 0 0xf1200000 0x100000>;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		devbus-bootcs {
66*4882a593Smuzhiyun			status = "okay";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun			/* Device Bus parameters are required */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun			/* Read parameters */
71*4882a593Smuzhiyun			devbus,bus-width    = <16>;
72*4882a593Smuzhiyun			devbus,turn-off-ps  = <60000>;
73*4882a593Smuzhiyun			devbus,badr-skew-ps = <0>;
74*4882a593Smuzhiyun			devbus,acc-first-ps = <124000>;
75*4882a593Smuzhiyun			devbus,acc-next-ps  = <248000>;
76*4882a593Smuzhiyun			devbus,rd-setup-ps  = <0>;
77*4882a593Smuzhiyun			devbus,rd-hold-ps   = <0>;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun			/* Write parameters */
80*4882a593Smuzhiyun			devbus,sync-enable = <0>;
81*4882a593Smuzhiyun			devbus,wr-high-ps  = <60000>;
82*4882a593Smuzhiyun			devbus,wr-low-ps   = <60000>;
83*4882a593Smuzhiyun			devbus,ale-wr-ps   = <60000>;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun			/* NOR 16 MiB */
86*4882a593Smuzhiyun			nor@0 {
87*4882a593Smuzhiyun				compatible = "cfi-flash";
88*4882a593Smuzhiyun				reg = <0 0x1000000>;
89*4882a593Smuzhiyun				bank-width = <2>;
90*4882a593Smuzhiyun			};
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		internal-regs {
94*4882a593Smuzhiyun			serial@12000 {
95*4882a593Smuzhiyun				status = "okay";
96*4882a593Smuzhiyun			};
97*4882a593Smuzhiyun			serial@12100 {
98*4882a593Smuzhiyun				status = "okay";
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun			serial@12200 {
101*4882a593Smuzhiyun				status = "okay";
102*4882a593Smuzhiyun			};
103*4882a593Smuzhiyun			serial@12300 {
104*4882a593Smuzhiyun				status = "okay";
105*4882a593Smuzhiyun			};
106*4882a593Smuzhiyun			pinctrl {
107*4882a593Smuzhiyun				pinctrl-0 = <&pic_pins>;
108*4882a593Smuzhiyun				pinctrl-names = "default";
109*4882a593Smuzhiyun				pic_pins: pic-pins-0 {
110*4882a593Smuzhiyun					marvell,pins = "mpp16", "mpp17",
111*4882a593Smuzhiyun						       "mpp18";
112*4882a593Smuzhiyun					marvell,function = "gpio";
113*4882a593Smuzhiyun				};
114*4882a593Smuzhiyun			};
115*4882a593Smuzhiyun			sata@a0000 {
116*4882a593Smuzhiyun				nr-ports = <2>;
117*4882a593Smuzhiyun				status = "okay";
118*4882a593Smuzhiyun			};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun			ethernet@70000 {
121*4882a593Smuzhiyun				status = "okay";
122*4882a593Smuzhiyun				phy = <&phy0>;
123*4882a593Smuzhiyun				phy-mode = "qsgmii";
124*4882a593Smuzhiyun				buffer-manager = <&bm>;
125*4882a593Smuzhiyun				bm,pool-long = <0>;
126*4882a593Smuzhiyun			};
127*4882a593Smuzhiyun			ethernet@74000 {
128*4882a593Smuzhiyun				status = "okay";
129*4882a593Smuzhiyun				phy = <&phy1>;
130*4882a593Smuzhiyun				phy-mode = "qsgmii";
131*4882a593Smuzhiyun				buffer-manager = <&bm>;
132*4882a593Smuzhiyun				bm,pool-long = <1>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun			ethernet@30000 {
135*4882a593Smuzhiyun				status = "okay";
136*4882a593Smuzhiyun				phy = <&phy2>;
137*4882a593Smuzhiyun				phy-mode = "qsgmii";
138*4882a593Smuzhiyun				buffer-manager = <&bm>;
139*4882a593Smuzhiyun				bm,pool-long = <2>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun			ethernet@34000 {
142*4882a593Smuzhiyun				status = "okay";
143*4882a593Smuzhiyun				phy = <&phy3>;
144*4882a593Smuzhiyun				phy-mode = "qsgmii";
145*4882a593Smuzhiyun				buffer-manager = <&bm>;
146*4882a593Smuzhiyun				bm,pool-long = <3>;
147*4882a593Smuzhiyun			};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			/* Front-side USB slot */
150*4882a593Smuzhiyun			usb@50000 {
151*4882a593Smuzhiyun				status = "okay";
152*4882a593Smuzhiyun			};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun			/* Back-side USB slot */
155*4882a593Smuzhiyun			usb@51000 {
156*4882a593Smuzhiyun				status = "okay";
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun			bm@c0000 {
160*4882a593Smuzhiyun				status = "okay";
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun			nand-controller@d0000 {
164*4882a593Smuzhiyun				status = "okay";
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun				nand@0 {
167*4882a593Smuzhiyun					reg = <0>;
168*4882a593Smuzhiyun					label = "pxa3xx_nand-0";
169*4882a593Smuzhiyun					nand-rb = <0>;
170*4882a593Smuzhiyun					nand-on-flash-bbt;
171*4882a593Smuzhiyun				};
172*4882a593Smuzhiyun			};
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		bm-bppi {
176*4882a593Smuzhiyun			status = "okay";
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun	};
179*4882a593Smuzhiyun};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun&pciec {
182*4882a593Smuzhiyun	status = "okay";
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	/*
185*4882a593Smuzhiyun	 * The 3 slots are physically present as
186*4882a593Smuzhiyun	 * standard PCIe slots on the board.
187*4882a593Smuzhiyun	 */
188*4882a593Smuzhiyun	pcie@1,0 {
189*4882a593Smuzhiyun		/* Port 0, Lane 0 */
190*4882a593Smuzhiyun		status = "okay";
191*4882a593Smuzhiyun	};
192*4882a593Smuzhiyun	pcie@9,0 {
193*4882a593Smuzhiyun		/* Port 2, Lane 0 */
194*4882a593Smuzhiyun		status = "okay";
195*4882a593Smuzhiyun	};
196*4882a593Smuzhiyun	pcie@a,0 {
197*4882a593Smuzhiyun		/* Port 3, Lane 0 */
198*4882a593Smuzhiyun		status = "okay";
199*4882a593Smuzhiyun	};
200*4882a593Smuzhiyun};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun&mdio {
203*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
204*4882a593Smuzhiyun		reg = <16>;
205*4882a593Smuzhiyun	};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun	phy1: ethernet-phy@1 {
208*4882a593Smuzhiyun		reg = <17>;
209*4882a593Smuzhiyun	};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun	phy2: ethernet-phy@2 {
212*4882a593Smuzhiyun		reg = <18>;
213*4882a593Smuzhiyun	};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun	phy3: ethernet-phy@3 {
216*4882a593Smuzhiyun		reg = <19>;
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&spi0 {
221*4882a593Smuzhiyun	status = "okay";
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	spi-flash@0 {
224*4882a593Smuzhiyun		#address-cells = <1>;
225*4882a593Smuzhiyun		#size-cells = <1>;
226*4882a593Smuzhiyun		compatible = "n25q128a13", "jedec,spi-nor";
227*4882a593Smuzhiyun		reg = <0>; /* Chip select 0 */
228*4882a593Smuzhiyun		spi-max-frequency = <108000000>;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun};
231