xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/armada-xp-db.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree file for Marvell Armada XP evaluation board
4*4882a593Smuzhiyun * (DB-78460-BP)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2012-2014 Marvell
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Lior Amsalem <alior@marvell.com>
9*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com>
10*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun * Note: this Device Tree assumes that the bootloader has remapped the
14*4882a593Smuzhiyun * internal registers to 0xf1000000 (instead of the default
15*4882a593Smuzhiyun * 0xd0000000). The 0xf1000000 is the default used by the recent,
16*4882a593Smuzhiyun * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
17*4882a593Smuzhiyun * boards were delivered with an older version of the bootloader that
18*4882a593Smuzhiyun * left internal registers mapped at 0xd0000000. If you are in this
19*4882a593Smuzhiyun * situation, you should either update your bootloader (preferred
20*4882a593Smuzhiyun * solution) or the below Device Tree should be adjusted.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun/dts-v1/;
24*4882a593Smuzhiyun#include "armada-xp-mv78460.dtsi"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun/ {
27*4882a593Smuzhiyun	model = "Marvell Armada XP Evaluation Board";
28*4882a593Smuzhiyun	compatible = "marvell,axp-db", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	chosen {
31*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	memory@0 {
35*4882a593Smuzhiyun		device_type = "memory";
36*4882a593Smuzhiyun		reg = <0 0x00000000 0 0x80000000>; /* 2 GB */
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	soc {
40*4882a593Smuzhiyun		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
41*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
42*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
43*4882a593Smuzhiyun			  MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000
44*4882a593Smuzhiyun			  MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000
45*4882a593Smuzhiyun			  MBUS_ID(0x0c, 0x04) 0 0 0xf1200000 0x100000>;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		devbus-bootcs {
48*4882a593Smuzhiyun			status = "okay";
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun			/* Device Bus parameters are required */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun			/* Read parameters */
53*4882a593Smuzhiyun			devbus,bus-width    = <16>;
54*4882a593Smuzhiyun			devbus,turn-off-ps  = <60000>;
55*4882a593Smuzhiyun			devbus,badr-skew-ps = <0>;
56*4882a593Smuzhiyun			devbus,acc-first-ps = <124000>;
57*4882a593Smuzhiyun			devbus,acc-next-ps  = <248000>;
58*4882a593Smuzhiyun			devbus,rd-setup-ps  = <0>;
59*4882a593Smuzhiyun			devbus,rd-hold-ps   = <0>;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun			/* Write parameters */
62*4882a593Smuzhiyun			devbus,sync-enable = <0>;
63*4882a593Smuzhiyun			devbus,wr-high-ps  = <60000>;
64*4882a593Smuzhiyun			devbus,wr-low-ps   = <60000>;
65*4882a593Smuzhiyun			devbus,ale-wr-ps   = <60000>;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun			/* NOR 16 MiB */
68*4882a593Smuzhiyun			nor@0 {
69*4882a593Smuzhiyun				compatible = "cfi-flash";
70*4882a593Smuzhiyun				reg = <0 0x1000000>;
71*4882a593Smuzhiyun				bank-width = <2>;
72*4882a593Smuzhiyun			};
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		internal-regs {
76*4882a593Smuzhiyun			serial@12000 {
77*4882a593Smuzhiyun				status = "okay";
78*4882a593Smuzhiyun			};
79*4882a593Smuzhiyun			serial@12100 {
80*4882a593Smuzhiyun				status = "okay";
81*4882a593Smuzhiyun			};
82*4882a593Smuzhiyun			serial@12200 {
83*4882a593Smuzhiyun				status = "okay";
84*4882a593Smuzhiyun			};
85*4882a593Smuzhiyun			serial@12300 {
86*4882a593Smuzhiyun				status = "okay";
87*4882a593Smuzhiyun			};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun			sata@a0000 {
90*4882a593Smuzhiyun				nr-ports = <2>;
91*4882a593Smuzhiyun				status = "okay";
92*4882a593Smuzhiyun			};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun			ethernet@70000 {
95*4882a593Smuzhiyun				status = "okay";
96*4882a593Smuzhiyun				phy = <&phy0>;
97*4882a593Smuzhiyun				phy-mode = "rgmii-id";
98*4882a593Smuzhiyun				buffer-manager = <&bm>;
99*4882a593Smuzhiyun				bm,pool-long = <0>;
100*4882a593Smuzhiyun			};
101*4882a593Smuzhiyun			ethernet@74000 {
102*4882a593Smuzhiyun				status = "okay";
103*4882a593Smuzhiyun				phy = <&phy1>;
104*4882a593Smuzhiyun				phy-mode = "rgmii-id";
105*4882a593Smuzhiyun				buffer-manager = <&bm>;
106*4882a593Smuzhiyun				bm,pool-long = <1>;
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun			ethernet@30000 {
109*4882a593Smuzhiyun				status = "okay";
110*4882a593Smuzhiyun				phy = <&phy2>;
111*4882a593Smuzhiyun				phy-mode = "sgmii";
112*4882a593Smuzhiyun				buffer-manager = <&bm>;
113*4882a593Smuzhiyun				bm,pool-long = <2>;
114*4882a593Smuzhiyun			};
115*4882a593Smuzhiyun			ethernet@34000 {
116*4882a593Smuzhiyun				status = "okay";
117*4882a593Smuzhiyun				phy = <&phy3>;
118*4882a593Smuzhiyun				phy-mode = "sgmii";
119*4882a593Smuzhiyun				buffer-manager = <&bm>;
120*4882a593Smuzhiyun				bm,pool-long = <3>;
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun			bm@c0000 {
124*4882a593Smuzhiyun				status = "okay";
125*4882a593Smuzhiyun			};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun			mvsdio@d4000 {
128*4882a593Smuzhiyun				pinctrl-0 = <&sdio_pins>;
129*4882a593Smuzhiyun				pinctrl-names = "default";
130*4882a593Smuzhiyun				status = "okay";
131*4882a593Smuzhiyun				/* No CD or WP GPIOs */
132*4882a593Smuzhiyun				broken-cd;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun			usb@50000 {
136*4882a593Smuzhiyun				status = "okay";
137*4882a593Smuzhiyun			};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun			usb@51000 {
140*4882a593Smuzhiyun				status = "okay";
141*4882a593Smuzhiyun			};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun			usb@52000 {
144*4882a593Smuzhiyun				status = "okay";
145*4882a593Smuzhiyun			};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun			nand-controller@d0000 {
148*4882a593Smuzhiyun				status = "okay";
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun				nand@0 {
151*4882a593Smuzhiyun					reg = <0>;
152*4882a593Smuzhiyun					label = "pxa3xx_nand-0";
153*4882a593Smuzhiyun					nand-rb = <0>;
154*4882a593Smuzhiyun					nand-on-flash-bbt;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun					partitions {
157*4882a593Smuzhiyun						compatible = "fixed-partitions";
158*4882a593Smuzhiyun						#address-cells = <1>;
159*4882a593Smuzhiyun						#size-cells = <1>;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun						partition@0 {
162*4882a593Smuzhiyun							label = "U-Boot";
163*4882a593Smuzhiyun							reg = <0 0x800000>;
164*4882a593Smuzhiyun						};
165*4882a593Smuzhiyun						partition@800000 {
166*4882a593Smuzhiyun							label = "Linux";
167*4882a593Smuzhiyun							reg = <0x800000 0x800000>;
168*4882a593Smuzhiyun						};
169*4882a593Smuzhiyun						partition@1000000 {
170*4882a593Smuzhiyun							label = "Filesystem";
171*4882a593Smuzhiyun							reg = <0x1000000 0x3f000000>;
172*4882a593Smuzhiyun						};
173*4882a593Smuzhiyun					};
174*4882a593Smuzhiyun				};
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun		};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun		bm-bppi {
179*4882a593Smuzhiyun			status = "okay";
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun&pciec {
185*4882a593Smuzhiyun	status = "okay";
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	/*
188*4882a593Smuzhiyun	 * All 6 slots are physically present as
189*4882a593Smuzhiyun	 * standard PCIe slots on the board.
190*4882a593Smuzhiyun	 */
191*4882a593Smuzhiyun	pcie@1,0 {
192*4882a593Smuzhiyun		/* Port 0, Lane 0 */
193*4882a593Smuzhiyun		status = "okay";
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun	pcie@2,0 {
196*4882a593Smuzhiyun		/* Port 0, Lane 1 */
197*4882a593Smuzhiyun		status = "okay";
198*4882a593Smuzhiyun	};
199*4882a593Smuzhiyun	pcie@3,0 {
200*4882a593Smuzhiyun		/* Port 0, Lane 2 */
201*4882a593Smuzhiyun		status = "okay";
202*4882a593Smuzhiyun	};
203*4882a593Smuzhiyun	pcie@4,0 {
204*4882a593Smuzhiyun		/* Port 0, Lane 3 */
205*4882a593Smuzhiyun		status = "okay";
206*4882a593Smuzhiyun	};
207*4882a593Smuzhiyun	pcie@9,0 {
208*4882a593Smuzhiyun		/* Port 2, Lane 0 */
209*4882a593Smuzhiyun		status = "okay";
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun	pcie@a,0 {
212*4882a593Smuzhiyun		/* Port 3, Lane 0 */
213*4882a593Smuzhiyun		status = "okay";
214*4882a593Smuzhiyun	};
215*4882a593Smuzhiyun};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun&mdio {
218*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
219*4882a593Smuzhiyun		reg = <0>;
220*4882a593Smuzhiyun	};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun	phy1: ethernet-phy@1 {
223*4882a593Smuzhiyun		reg = <1>;
224*4882a593Smuzhiyun	};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun	phy2: ethernet-phy@2 {
227*4882a593Smuzhiyun		reg = <25>;
228*4882a593Smuzhiyun	};
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun	phy3: ethernet-phy@3 {
231*4882a593Smuzhiyun		reg = <27>;
232*4882a593Smuzhiyun	};
233*4882a593Smuzhiyun};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun&spi0 {
236*4882a593Smuzhiyun	status = "okay";
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	spi-flash@0 {
239*4882a593Smuzhiyun		#address-cells = <1>;
240*4882a593Smuzhiyun		#size-cells = <1>;
241*4882a593Smuzhiyun		compatible = "m25p64", "jedec,spi-nor";
242*4882a593Smuzhiyun		reg = <0>; /* Chip select 0 */
243*4882a593Smuzhiyun		spi-max-frequency = <20000000>;
244*4882a593Smuzhiyun	};
245*4882a593Smuzhiyun};
246