1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for Marvell RD-AXPWiFiAP. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Note: this board is shipped with a new generation boot loader that 6*4882a593Smuzhiyun * remaps internal registers at 0xf1000000. Therefore, if earlyprintk 7*4882a593Smuzhiyun * is used, the CONFIG_DEBUG_MVEBU_UART0_ALTERNATE option or the 8*4882a593Smuzhiyun * CONFIG_DEBUG_MVEBU_UART1_ALTERNATE option should be used. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Copyright (C) 2013 Marvell 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/dts-v1/; 16*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 17*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 18*4882a593Smuzhiyun#include "armada-xp-mv78230.dtsi" 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun/ { 21*4882a593Smuzhiyun model = "Marvell RD-AXPWiFiAP"; 22*4882a593Smuzhiyun compatible = "marvell,rd-axpwifiap", "marvell,armadaxp-mv78230", "marvell,armadaxp", "marvell,armada-370-xp"; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun chosen { 25*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun memory@0 { 29*4882a593Smuzhiyun device_type = "memory"; 30*4882a593Smuzhiyun reg = <0x00000000 0x00000000 0x00000000 0x40000000>; /* 1GB */ 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun soc { 34*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000 35*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000 36*4882a593Smuzhiyun MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000 37*4882a593Smuzhiyun MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun internal-regs { 40*4882a593Smuzhiyun /* UART0 */ 41*4882a593Smuzhiyun serial@12000 { 42*4882a593Smuzhiyun status = "okay"; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* UART1 */ 46*4882a593Smuzhiyun serial@12100 { 47*4882a593Smuzhiyun status = "okay"; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun sata@a0000 { 51*4882a593Smuzhiyun nr-ports = <1>; 52*4882a593Smuzhiyun status = "okay"; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun ethernet@70000 { 56*4882a593Smuzhiyun pinctrl-0 = <&ge0_rgmii_pins>; 57*4882a593Smuzhiyun pinctrl-names = "default"; 58*4882a593Smuzhiyun status = "okay"; 59*4882a593Smuzhiyun phy = <&phy0>; 60*4882a593Smuzhiyun phy-mode = "rgmii-id"; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun ethernet@74000 { 63*4882a593Smuzhiyun pinctrl-0 = <&ge1_rgmii_pins>; 64*4882a593Smuzhiyun pinctrl-names = "default"; 65*4882a593Smuzhiyun status = "okay"; 66*4882a593Smuzhiyun phy = <&phy1>; 67*4882a593Smuzhiyun phy-mode = "rgmii-id"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun gpio_keys { 73*4882a593Smuzhiyun compatible = "gpio-keys"; 74*4882a593Smuzhiyun #address-cells = <1>; 75*4882a593Smuzhiyun #size-cells = <0>; 76*4882a593Smuzhiyun pinctrl-0 = <&keys_pin>; 77*4882a593Smuzhiyun pinctrl-names = "default"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun reset { 80*4882a593Smuzhiyun label = "Factory Reset Button"; 81*4882a593Smuzhiyun linux,code = <KEY_SETUP>; 82*4882a593Smuzhiyun gpios = <&gpio1 1 GPIO_ACTIVE_LOW>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun}; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun&mdio { 88*4882a593Smuzhiyun phy0: ethernet-phy@0 { 89*4882a593Smuzhiyun reg = <0>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun phy1: ethernet-phy@1 { 93*4882a593Smuzhiyun reg = <1>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun}; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun&pciec { 98*4882a593Smuzhiyun status = "okay"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* First mini-PCIe port */ 101*4882a593Smuzhiyun pcie@1,0 { 102*4882a593Smuzhiyun /* Port 0, Lane 0 */ 103*4882a593Smuzhiyun status = "okay"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Second mini-PCIe port */ 107*4882a593Smuzhiyun pcie@2,0 { 108*4882a593Smuzhiyun /* Port 0, Lane 1 */ 109*4882a593Smuzhiyun status = "okay"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* Renesas uPD720202 USB 3.0 controller */ 113*4882a593Smuzhiyun pcie@3,0 { 114*4882a593Smuzhiyun /* Port 0, Lane 3 */ 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun}; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun&pinctrl { 120*4882a593Smuzhiyun pinctrl-0 = <&phy_int_pin>; 121*4882a593Smuzhiyun pinctrl-names = "default"; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun keys_pin: keys-pin { 124*4882a593Smuzhiyun marvell,pins = "mpp33"; 125*4882a593Smuzhiyun marvell,function = "gpio"; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun phy_int_pin: phy-int-pin { 129*4882a593Smuzhiyun marvell,pins = "mpp32"; 130*4882a593Smuzhiyun marvell,function = "gpio"; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun}; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun&spi0 { 135*4882a593Smuzhiyun status = "okay"; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun spi-flash@0 { 138*4882a593Smuzhiyun #address-cells = <1>; 139*4882a593Smuzhiyun #size-cells = <1>; 140*4882a593Smuzhiyun compatible = "n25q128a13", "jedec,spi-nor"; 141*4882a593Smuzhiyun reg = <0>; /* Chip select 0 */ 142*4882a593Smuzhiyun spi-max-frequency = <108000000>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun}; 145