xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/armada-xp-98dx3236.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Include file for Marvell 98dx3236 family SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Allied Telesis Labs
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Contains definitions specific to the 98dx3236 SoC that are not
8*4882a593Smuzhiyun * common to all Armada XP SoCs.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include "armada-370-xp.dtsi"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	model = "Marvell 98DX3236 SoC";
18*4882a593Smuzhiyun	compatible = "marvell,armadaxp-98dx3236", "marvell,armada-370-xp";
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		gpio0 = &gpio0;
22*4882a593Smuzhiyun		gpio1 = &gpio1;
23*4882a593Smuzhiyun		gpio2 = &gpio2;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	cpus {
27*4882a593Smuzhiyun		#address-cells = <1>;
28*4882a593Smuzhiyun		#size-cells = <0>;
29*4882a593Smuzhiyun		enable-method = "marvell,98dx3236-smp";
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		cpu@0 {
32*4882a593Smuzhiyun			device_type = "cpu";
33*4882a593Smuzhiyun			compatible = "marvell,sheeva-v7";
34*4882a593Smuzhiyun			reg = <0>;
35*4882a593Smuzhiyun			clocks = <&cpuclk 0>;
36*4882a593Smuzhiyun			clock-latency = <1000000>;
37*4882a593Smuzhiyun		};
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	soc {
41*4882a593Smuzhiyun		compatible = "marvell,armadaxp-mbus", "simple-bus";
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
44*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
45*4882a593Smuzhiyun			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
46*4882a593Smuzhiyun			  MBUS_ID(0x03, 0x00) 0 0 0xa8000000 0x4000000
47*4882a593Smuzhiyun			  MBUS_ID(0x08, 0x00) 0 0 0xac000000 0x100000>;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		bootrom {
50*4882a593Smuzhiyun			compatible = "marvell,bootrom";
51*4882a593Smuzhiyun			reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
52*4882a593Smuzhiyun		};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		/*
55*4882a593Smuzhiyun		 * 98DX3236 has 1 x1 PCIe unit Gen2.0
56*4882a593Smuzhiyun		 */
57*4882a593Smuzhiyun		pciec: pcie@82000000 {
58*4882a593Smuzhiyun			compatible = "marvell,armada-xp-pcie";
59*4882a593Smuzhiyun			status = "disabled";
60*4882a593Smuzhiyun			device_type = "pci";
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun			#address-cells = <3>;
63*4882a593Smuzhiyun			#size-cells = <2>;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun			msi-parent = <&mpic>;
66*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun			ranges =
69*4882a593Smuzhiyun			       <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000   /* Port 0.0 registers */
70*4882a593Smuzhiyun				0x82000000 0x1 0       MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */
71*4882a593Smuzhiyun				0x81000000 0x1 0       MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO  */>;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			pcie1: pcie@1,0 {
74*4882a593Smuzhiyun				device_type = "pci";
75*4882a593Smuzhiyun				assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
76*4882a593Smuzhiyun				reg = <0x0800 0 0 0 0>;
77*4882a593Smuzhiyun				#address-cells = <3>;
78*4882a593Smuzhiyun				#size-cells = <2>;
79*4882a593Smuzhiyun				#interrupt-cells = <1>;
80*4882a593Smuzhiyun				ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
81*4882a593Smuzhiyun					  0x81000000 0 0 0x81000000 0x1 0 1 0>;
82*4882a593Smuzhiyun				bus-range = <0x00 0xff>;
83*4882a593Smuzhiyun				interrupt-map-mask = <0 0 0 0>;
84*4882a593Smuzhiyun				interrupt-map = <0 0 0 0 &mpic 58>;
85*4882a593Smuzhiyun				marvell,pcie-port = <0>;
86*4882a593Smuzhiyun				marvell,pcie-lane = <0>;
87*4882a593Smuzhiyun				clocks = <&gateclk 5>;
88*4882a593Smuzhiyun				status = "disabled";
89*4882a593Smuzhiyun			};
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		internal-regs {
93*4882a593Smuzhiyun			sdramc: sdramc@1400 {
94*4882a593Smuzhiyun				compatible = "marvell,armada-xp-sdram-controller";
95*4882a593Smuzhiyun				reg = <0x1400 0x500>;
96*4882a593Smuzhiyun			};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun			L2: l2-cache@8000 {
99*4882a593Smuzhiyun				compatible = "marvell,aurora-system-cache";
100*4882a593Smuzhiyun				reg = <0x08000 0x1000>;
101*4882a593Smuzhiyun				cache-id-part = <0x100>;
102*4882a593Smuzhiyun				cache-level = <2>;
103*4882a593Smuzhiyun				cache-unified;
104*4882a593Smuzhiyun				wt-override;
105*4882a593Smuzhiyun			};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun			gpio0: gpio@18100 {
108*4882a593Smuzhiyun				compatible = "marvell,orion-gpio";
109*4882a593Smuzhiyun				reg = <0x18100 0x40>;
110*4882a593Smuzhiyun				ngpios = <32>;
111*4882a593Smuzhiyun				gpio-controller;
112*4882a593Smuzhiyun				#gpio-cells = <2>;
113*4882a593Smuzhiyun				interrupt-controller;
114*4882a593Smuzhiyun				#interrupt-cells = <2>;
115*4882a593Smuzhiyun				interrupts = <82>, <83>, <84>, <85>;
116*4882a593Smuzhiyun			};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun			/* does not exist */
119*4882a593Smuzhiyun			gpio1: gpio@18140 {
120*4882a593Smuzhiyun				compatible = "marvell,orion-gpio";
121*4882a593Smuzhiyun				reg = <0x18140 0x40>;
122*4882a593Smuzhiyun				status = "disabled";
123*4882a593Smuzhiyun			};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun			gpio2: gpio@18180 { /* rework some properties */
126*4882a593Smuzhiyun				compatible = "marvell,orion-gpio";
127*4882a593Smuzhiyun				reg = <0x18180 0x40>;
128*4882a593Smuzhiyun				ngpios = <1>; /* only gpio #32 */
129*4882a593Smuzhiyun				gpio-controller;
130*4882a593Smuzhiyun				#gpio-cells = <2>;
131*4882a593Smuzhiyun				interrupt-controller;
132*4882a593Smuzhiyun				#interrupt-cells = <2>;
133*4882a593Smuzhiyun				interrupts = <87>;
134*4882a593Smuzhiyun			};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun			systemc: system-controller@18200 {
137*4882a593Smuzhiyun				compatible = "marvell,armada-370-xp-system-controller";
138*4882a593Smuzhiyun				reg = <0x18200 0x500>;
139*4882a593Smuzhiyun			};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun			gateclk: clock-gating-control@18220 {
142*4882a593Smuzhiyun				compatible = "marvell,mv98dx3236-gating-clock";
143*4882a593Smuzhiyun				reg = <0x18220 0x4>;
144*4882a593Smuzhiyun				clocks = <&coreclk 0>;
145*4882a593Smuzhiyun				#clock-cells = <1>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun			cpuclk: clock-complex@18700 {
149*4882a593Smuzhiyun				#clock-cells = <1>;
150*4882a593Smuzhiyun				compatible = "marvell,mv98dx3236-cpu-clock";
151*4882a593Smuzhiyun				reg = <0x18700 0x24>, <0x1c054 0x10>;
152*4882a593Smuzhiyun				clocks = <&coreclk 1>;
153*4882a593Smuzhiyun			};
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun			corediv-clock@18740 {
156*4882a593Smuzhiyun				status = "disabled";
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun			cpu-config@21000 {
160*4882a593Smuzhiyun				compatible = "marvell,armada-xp-cpu-config";
161*4882a593Smuzhiyun				reg = <0x21000 0x8>;
162*4882a593Smuzhiyun			};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun			ethernet@70000 {
165*4882a593Smuzhiyun				compatible = "marvell,armada-xp-neta";
166*4882a593Smuzhiyun			};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun			ethernet@74000 {
169*4882a593Smuzhiyun				compatible = "marvell,armada-xp-neta";
170*4882a593Smuzhiyun			};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun			xor1: xor@f0800 {
173*4882a593Smuzhiyun				compatible = "marvell,orion-xor";
174*4882a593Smuzhiyun				reg = <0xf0800 0x100
175*4882a593Smuzhiyun				       0xf0a00 0x100>;
176*4882a593Smuzhiyun				clocks = <&gateclk 22>;
177*4882a593Smuzhiyun				status = "okay";
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun				xor10 {
180*4882a593Smuzhiyun					interrupts = <51>;
181*4882a593Smuzhiyun					dmacap,memcpy;
182*4882a593Smuzhiyun					dmacap,xor;
183*4882a593Smuzhiyun				};
184*4882a593Smuzhiyun				xor11 {
185*4882a593Smuzhiyun					interrupts = <52>;
186*4882a593Smuzhiyun					dmacap,memcpy;
187*4882a593Smuzhiyun					dmacap,xor;
188*4882a593Smuzhiyun					dmacap,memset;
189*4882a593Smuzhiyun				};
190*4882a593Smuzhiyun			};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun			nand_controller: nand-controller@d0000 {
193*4882a593Smuzhiyun				clocks = <&dfx_coredivclk 0>;
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun			xor0: xor@f0900 {
197*4882a593Smuzhiyun				compatible = "marvell,orion-xor";
198*4882a593Smuzhiyun				reg = <0xF0900 0x100
199*4882a593Smuzhiyun				       0xF0B00 0x100>;
200*4882a593Smuzhiyun				clocks = <&gateclk 28>;
201*4882a593Smuzhiyun				status = "okay";
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun				xor00 {
204*4882a593Smuzhiyun					interrupts = <94>;
205*4882a593Smuzhiyun					dmacap,memcpy;
206*4882a593Smuzhiyun					dmacap,xor;
207*4882a593Smuzhiyun				};
208*4882a593Smuzhiyun				xor01 {
209*4882a593Smuzhiyun					interrupts = <95>;
210*4882a593Smuzhiyun					dmacap,memcpy;
211*4882a593Smuzhiyun					dmacap,xor;
212*4882a593Smuzhiyun					dmacap,memset;
213*4882a593Smuzhiyun				};
214*4882a593Smuzhiyun			};
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		dfx: dfx-server@ac000000 {
218*4882a593Smuzhiyun			compatible = "marvell,dfx-server", "simple-bus";
219*4882a593Smuzhiyun			#address-cells = <1>;
220*4882a593Smuzhiyun			#size-cells = <1>;
221*4882a593Smuzhiyun			ranges = <0 MBUS_ID(0x08, 0x00) 0 0x100000>;
222*4882a593Smuzhiyun			reg = <MBUS_ID(0x08, 0x00) 0 0x100000>;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun			coreclk: mvebu-sar@f8204 {
225*4882a593Smuzhiyun				compatible = "marvell,mv98dx3236-core-clock";
226*4882a593Smuzhiyun				reg = <0xf8204 0x4>;
227*4882a593Smuzhiyun				#clock-cells = <1>;
228*4882a593Smuzhiyun			};
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun			dfx_coredivclk: corediv-clock@f8268 {
231*4882a593Smuzhiyun				compatible = "marvell,mv98dx3236-corediv-clock";
232*4882a593Smuzhiyun				reg = <0xf8268 0xc>;
233*4882a593Smuzhiyun				#clock-cells = <1>;
234*4882a593Smuzhiyun				clocks = <&mainpll>;
235*4882a593Smuzhiyun				clock-output-names = "nand";
236*4882a593Smuzhiyun			};
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		switch: switch@a8000000 {
240*4882a593Smuzhiyun			compatible = "simple-bus";
241*4882a593Smuzhiyun			#address-cells = <1>;
242*4882a593Smuzhiyun			#size-cells = <1>;
243*4882a593Smuzhiyun			ranges = <0 MBUS_ID(0x03, 0x00) 0 0x100000>;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun			pp0: packet-processor@0 {
246*4882a593Smuzhiyun				compatible = "marvell,prestera-98dx3236", "marvell,prestera";
247*4882a593Smuzhiyun				reg = <0 0x4000000>;
248*4882a593Smuzhiyun				interrupts = <33>, <34>, <35>;
249*4882a593Smuzhiyun				dfx = <&dfx>;
250*4882a593Smuzhiyun			};
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun	};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun	clocks {
255*4882a593Smuzhiyun		/* 25 MHz reference crystal */
256*4882a593Smuzhiyun		refclk: oscillator {
257*4882a593Smuzhiyun			compatible = "fixed-clock";
258*4882a593Smuzhiyun			#clock-cells = <0>;
259*4882a593Smuzhiyun			clock-frequency = <25000000>;
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun	};
262*4882a593Smuzhiyun};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun&i2c0 {
265*4882a593Smuzhiyun	compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
266*4882a593Smuzhiyun	reg = <0x11000 0x100>;
267*4882a593Smuzhiyun};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun&mpic {
270*4882a593Smuzhiyun	reg = <0x20a00 0x2d0>, <0x21070 0x58>;
271*4882a593Smuzhiyun};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun&rtc {
274*4882a593Smuzhiyun	status = "disabled";
275*4882a593Smuzhiyun};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun&timer {
278*4882a593Smuzhiyun	compatible = "marvell,armada-xp-timer";
279*4882a593Smuzhiyun	clocks = <&coreclk 2>, <&refclk>;
280*4882a593Smuzhiyun	clock-names = "nbclk", "fixed";
281*4882a593Smuzhiyun};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun&watchdog {
284*4882a593Smuzhiyun	compatible = "marvell,armada-xp-wdt";
285*4882a593Smuzhiyun	clocks = <&coreclk 2>, <&refclk>;
286*4882a593Smuzhiyun	clock-names = "nbclk", "fixed";
287*4882a593Smuzhiyun};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun&cpurst {
290*4882a593Smuzhiyun	reg = <0x20800 0x20>;
291*4882a593Smuzhiyun};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun&usb0 {
294*4882a593Smuzhiyun	clocks = <&gateclk 18>;
295*4882a593Smuzhiyun};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun&usb1 {
298*4882a593Smuzhiyun	clocks = <&gateclk 19>;
299*4882a593Smuzhiyun};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun&pinctrl {
302*4882a593Smuzhiyun	compatible = "marvell,98dx3236-pinctrl";
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun	nand_pins: nand-pins {
305*4882a593Smuzhiyun		marvell,pins = "mpp20", "mpp21", "mpp22",
306*4882a593Smuzhiyun			       "mpp23", "mpp24", "mpp25",
307*4882a593Smuzhiyun			       "mpp26", "mpp27", "mpp28",
308*4882a593Smuzhiyun			       "mpp29", "mpp30";
309*4882a593Smuzhiyun		marvell,function = "dev";
310*4882a593Smuzhiyun	};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun	nand_rb: nand-rb {
313*4882a593Smuzhiyun		marvell,pins = "mpp19";
314*4882a593Smuzhiyun		marvell,function = "nand";
315*4882a593Smuzhiyun	};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun	spi0_pins: spi0-pins {
318*4882a593Smuzhiyun		marvell,pins = "mpp0", "mpp1",
319*4882a593Smuzhiyun			       "mpp2", "mpp3";
320*4882a593Smuzhiyun		marvell,function = "spi0";
321*4882a593Smuzhiyun	};
322*4882a593Smuzhiyun};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun&spi0 {
325*4882a593Smuzhiyun	compatible = "marvell,armada-xp-spi", "marvell,orion-spi";
326*4882a593Smuzhiyun	pinctrl-0 = <&spi0_pins>;
327*4882a593Smuzhiyun	pinctrl-names = "default";
328*4882a593Smuzhiyun};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun&sdio {
331*4882a593Smuzhiyun	status = "disabled";
332*4882a593Smuzhiyun};
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun&uart0 {
335*4882a593Smuzhiyun	compatible = "marvell,armada-38x-uart";
336*4882a593Smuzhiyun};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun&uart1 {
339*4882a593Smuzhiyun	compatible = "marvell,armada-38x-uart";
340*4882a593Smuzhiyun};
341*4882a593Smuzhiyun
342