1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for Marvell Armada 395 GP board 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 Marvell 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Grzegorz Jaszczyk <jaz@semihalf.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/dts-v1/; 11*4882a593Smuzhiyun#include "armada-395.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun model = "Marvell Armada 395 GP Board"; 15*4882a593Smuzhiyun compatible = "marvell,a395-gp", "marvell,armada395", 16*4882a593Smuzhiyun "marvell,armada390"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun chosen { 19*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun memory { 23*4882a593Smuzhiyun device_type = "memory"; 24*4882a593Smuzhiyun reg = <0x00000000 0x40000000>; /* 1 GB */ 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun soc { 28*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 29*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000>; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun internal-regs { 32*4882a593Smuzhiyun i2c@11000 { 33*4882a593Smuzhiyun status = "okay"; 34*4882a593Smuzhiyun clock-frequency = <100000>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun eeprom@57 { 37*4882a593Smuzhiyun compatible = "atmel,24c64"; 38*4882a593Smuzhiyun reg = <0x57>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun serial@12000 { 43*4882a593Smuzhiyun /* 44*4882a593Smuzhiyun * Exported on the micro USB connector CON17 45*4882a593Smuzhiyun * through an FTDI 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun status = "okay"; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* CON1 */ 51*4882a593Smuzhiyun usb@58000 { 52*4882a593Smuzhiyun status = "okay"; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* CON2 */ 56*4882a593Smuzhiyun sata@a8000 { 57*4882a593Smuzhiyun status = "okay"; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* CON18 */ 61*4882a593Smuzhiyun sdhci@d8000 { 62*4882a593Smuzhiyun clock-frequency = <200000000>; 63*4882a593Smuzhiyun broken-cd; 64*4882a593Smuzhiyun wp-inverted; 65*4882a593Smuzhiyun bus-width = <8>; 66*4882a593Smuzhiyun status = "okay"; 67*4882a593Smuzhiyun no-1-8-v; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* CON4 */ 71*4882a593Smuzhiyun usb3@f0000 { 72*4882a593Smuzhiyun status = "okay"; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun pcie { 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* 80*4882a593Smuzhiyun * The two PCIe units are accessible through 81*4882a593Smuzhiyun * mini PCIe slot on the board. 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* CON7 */ 85*4882a593Smuzhiyun pcie@2,0 { 86*4882a593Smuzhiyun /* Port 1, Lane 0 */ 87*4882a593Smuzhiyun status = "okay"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* CON8 */ 91*4882a593Smuzhiyun pcie@4,0 { 92*4882a593Smuzhiyun /* Port 3, Lane 0 */ 93*4882a593Smuzhiyun status = "okay"; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun}; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun&nand_controller { 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun pinctrl-0 = <&nand_pins>; 102*4882a593Smuzhiyun pinctrl-names = "default"; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun nand@0 { 105*4882a593Smuzhiyun reg = <0>; 106*4882a593Smuzhiyun label = "pxa3xx_nand-0"; 107*4882a593Smuzhiyun nand-rb = <0>; 108*4882a593Smuzhiyun marvell,nand-keep-config; 109*4882a593Smuzhiyun nand-on-flash-bbt; 110*4882a593Smuzhiyun nand-ecc-strength = <4>; 111*4882a593Smuzhiyun nand-ecc-step-size = <512>; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun partitions { 114*4882a593Smuzhiyun compatible = "fixed-partitions"; 115*4882a593Smuzhiyun #address-cells = <1>; 116*4882a593Smuzhiyun #size-cells = <1>; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun partition@0 { 119*4882a593Smuzhiyun label = "U-Boot"; 120*4882a593Smuzhiyun reg = <0x00000000 0x00600000>; 121*4882a593Smuzhiyun read-only; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun partition@800000 { 125*4882a593Smuzhiyun label = "uImage"; 126*4882a593Smuzhiyun reg = <0x00600000 0x00400000>; 127*4882a593Smuzhiyun read-only; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun partition@1000000 { 131*4882a593Smuzhiyun label = "Root"; 132*4882a593Smuzhiyun reg = <0x00a00000 0x3f600000>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun}; 137