1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Include file for Marvell Armada 38x family of SoCs. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Marvell 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Lior Amsalem <alior@marvell.com> 8*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com> 9*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <1>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun model = "Marvell Armada 38x family SoC"; 22*4882a593Smuzhiyun compatible = "marvell,armada380"; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun aliases { 25*4882a593Smuzhiyun gpio0 = &gpio0; 26*4882a593Smuzhiyun gpio1 = &gpio1; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun serial1 = &uart1; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun pmu { 32*4882a593Smuzhiyun compatible = "arm,cortex-a9-pmu"; 33*4882a593Smuzhiyun interrupts-extended = <&mpic 3>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun soc { 37*4882a593Smuzhiyun compatible = "marvell,armada380-mbus", "simple-bus"; 38*4882a593Smuzhiyun #address-cells = <2>; 39*4882a593Smuzhiyun #size-cells = <1>; 40*4882a593Smuzhiyun controller = <&mbusc>; 41*4882a593Smuzhiyun interrupt-parent = <&gic>; 42*4882a593Smuzhiyun pcie-mem-aperture = <0xe0000000 0x8000000>; 43*4882a593Smuzhiyun pcie-io-aperture = <0xe8000000 0x100000>; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun bootrom { 46*4882a593Smuzhiyun compatible = "marvell,bootrom"; 47*4882a593Smuzhiyun reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun devbus_bootcs: devbus-bootcs { 51*4882a593Smuzhiyun compatible = "marvell,mvebu-devbus"; 52*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 53*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 54*4882a593Smuzhiyun #address-cells = <1>; 55*4882a593Smuzhiyun #size-cells = <1>; 56*4882a593Smuzhiyun clocks = <&coreclk 0>; 57*4882a593Smuzhiyun status = "disabled"; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun devbus_cs0: devbus-cs0 { 61*4882a593Smuzhiyun compatible = "marvell,mvebu-devbus"; 62*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 63*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 64*4882a593Smuzhiyun #address-cells = <1>; 65*4882a593Smuzhiyun #size-cells = <1>; 66*4882a593Smuzhiyun clocks = <&coreclk 0>; 67*4882a593Smuzhiyun status = "disabled"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun devbus_cs1: devbus-cs1 { 71*4882a593Smuzhiyun compatible = "marvell,mvebu-devbus"; 72*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; 73*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>; 74*4882a593Smuzhiyun #address-cells = <1>; 75*4882a593Smuzhiyun #size-cells = <1>; 76*4882a593Smuzhiyun clocks = <&coreclk 0>; 77*4882a593Smuzhiyun status = "disabled"; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun devbus_cs2: devbus-cs2 { 81*4882a593Smuzhiyun compatible = "marvell,mvebu-devbus"; 82*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>; 83*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>; 84*4882a593Smuzhiyun #address-cells = <1>; 85*4882a593Smuzhiyun #size-cells = <1>; 86*4882a593Smuzhiyun clocks = <&coreclk 0>; 87*4882a593Smuzhiyun status = "disabled"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun devbus_cs3: devbus-cs3 { 91*4882a593Smuzhiyun compatible = "marvell,mvebu-devbus"; 92*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>; 93*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>; 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <1>; 96*4882a593Smuzhiyun clocks = <&coreclk 0>; 97*4882a593Smuzhiyun status = "disabled"; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun internal-regs { 101*4882a593Smuzhiyun compatible = "simple-bus"; 102*4882a593Smuzhiyun #address-cells = <1>; 103*4882a593Smuzhiyun #size-cells = <1>; 104*4882a593Smuzhiyun ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun sdramc: sdramc@1400 { 107*4882a593Smuzhiyun compatible = "marvell,armada-xp-sdram-controller"; 108*4882a593Smuzhiyun reg = <0x1400 0x500>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun L2: cache-controller@8000 { 112*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 113*4882a593Smuzhiyun reg = <0x8000 0x1000>; 114*4882a593Smuzhiyun cache-unified; 115*4882a593Smuzhiyun cache-level = <2>; 116*4882a593Smuzhiyun arm,double-linefill-incr = <0>; 117*4882a593Smuzhiyun arm,double-linefill-wrap = <0>; 118*4882a593Smuzhiyun arm,double-linefill = <0>; 119*4882a593Smuzhiyun prefetch-data = <1>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun scu@c000 { 123*4882a593Smuzhiyun compatible = "arm,cortex-a9-scu"; 124*4882a593Smuzhiyun reg = <0xc000 0x58>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun timer@c200 { 128*4882a593Smuzhiyun compatible = "arm,cortex-a9-global-timer"; 129*4882a593Smuzhiyun reg = <0xc200 0x20>; 130*4882a593Smuzhiyun interrupts = <GIC_PPI 11 (IRQ_TYPE_EDGE_RISING | GIC_CPU_MASK_SIMPLE(2))>; 131*4882a593Smuzhiyun clocks = <&coreclk 2>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun timer@c600 { 135*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 136*4882a593Smuzhiyun reg = <0xc600 0x20>; 137*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (IRQ_TYPE_EDGE_RISING | GIC_CPU_MASK_SIMPLE(2))>; 138*4882a593Smuzhiyun clocks = <&coreclk 2>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun gic: interrupt-controller@d000 { 142*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 143*4882a593Smuzhiyun #interrupt-cells = <3>; 144*4882a593Smuzhiyun #size-cells = <0>; 145*4882a593Smuzhiyun interrupt-controller; 146*4882a593Smuzhiyun reg = <0xd000 0x1000>, 147*4882a593Smuzhiyun <0xc100 0x100>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun i2c0: i2c@11000 { 151*4882a593Smuzhiyun compatible = "marvell,mv78230-a0-i2c", "marvell,mv64xxx-i2c"; 152*4882a593Smuzhiyun reg = <0x11000 0x20>; 153*4882a593Smuzhiyun #address-cells = <1>; 154*4882a593Smuzhiyun #size-cells = <0>; 155*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 156*4882a593Smuzhiyun clocks = <&coreclk 0>; 157*4882a593Smuzhiyun status = "disabled"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun i2c1: i2c@11100 { 161*4882a593Smuzhiyun compatible = "marvell,mv78230-a0-i2c", "marvell,mv64xxx-i2c"; 162*4882a593Smuzhiyun reg = <0x11100 0x20>; 163*4882a593Smuzhiyun #address-cells = <1>; 164*4882a593Smuzhiyun #size-cells = <0>; 165*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 166*4882a593Smuzhiyun clocks = <&coreclk 0>; 167*4882a593Smuzhiyun status = "disabled"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun uart0: serial@12000 { 171*4882a593Smuzhiyun compatible = "marvell,armada-38x-uart", "ns16550a"; 172*4882a593Smuzhiyun reg = <0x12000 0x100>; 173*4882a593Smuzhiyun reg-shift = <2>; 174*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 175*4882a593Smuzhiyun reg-io-width = <1>; 176*4882a593Smuzhiyun clocks = <&coreclk 0>; 177*4882a593Smuzhiyun status = "disabled"; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun uart1: serial@12100 { 181*4882a593Smuzhiyun compatible = "marvell,armada-38x-uart", "ns16550a"; 182*4882a593Smuzhiyun reg = <0x12100 0x100>; 183*4882a593Smuzhiyun reg-shift = <2>; 184*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 185*4882a593Smuzhiyun reg-io-width = <1>; 186*4882a593Smuzhiyun clocks = <&coreclk 0>; 187*4882a593Smuzhiyun status = "disabled"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun pinctrl: pinctrl@18000 { 191*4882a593Smuzhiyun reg = <0x18000 0x20>; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun ge0_rgmii_pins: ge-rgmii-pins-0 { 194*4882a593Smuzhiyun marvell,pins = "mpp6", "mpp7", "mpp8", 195*4882a593Smuzhiyun "mpp9", "mpp10", "mpp11", 196*4882a593Smuzhiyun "mpp12", "mpp13", "mpp14", 197*4882a593Smuzhiyun "mpp15", "mpp16", "mpp17"; 198*4882a593Smuzhiyun marvell,function = "ge0"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun ge1_rgmii_pins: ge-rgmii-pins-1 { 202*4882a593Smuzhiyun marvell,pins = "mpp21", "mpp27", "mpp28", 203*4882a593Smuzhiyun "mpp29", "mpp30", "mpp31", 204*4882a593Smuzhiyun "mpp32", "mpp37", "mpp38", 205*4882a593Smuzhiyun "mpp39", "mpp40", "mpp41"; 206*4882a593Smuzhiyun marvell,function = "ge1"; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun i2c0_pins: i2c-pins-0 { 210*4882a593Smuzhiyun marvell,pins = "mpp2", "mpp3"; 211*4882a593Smuzhiyun marvell,function = "i2c0"; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun mdio_pins: mdio-pins { 215*4882a593Smuzhiyun marvell,pins = "mpp4", "mpp5"; 216*4882a593Smuzhiyun marvell,function = "ge"; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun ref_clk0_pins: ref-clk-pins-0 { 220*4882a593Smuzhiyun marvell,pins = "mpp45"; 221*4882a593Smuzhiyun marvell,function = "ref"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun ref_clk1_pins: ref-clk-pins-1 { 225*4882a593Smuzhiyun marvell,pins = "mpp46"; 226*4882a593Smuzhiyun marvell,function = "ref"; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun spi0_pins: spi-pins-0 { 230*4882a593Smuzhiyun marvell,pins = "mpp22", "mpp23", "mpp24", 231*4882a593Smuzhiyun "mpp25"; 232*4882a593Smuzhiyun marvell,function = "spi0"; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun spi1_pins: spi-pins-1 { 236*4882a593Smuzhiyun marvell,pins = "mpp56", "mpp57", "mpp58", 237*4882a593Smuzhiyun "mpp59"; 238*4882a593Smuzhiyun marvell,function = "spi1"; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun nand_pins: nand-pins { 242*4882a593Smuzhiyun marvell,pins = "mpp22", "mpp34", "mpp23", 243*4882a593Smuzhiyun "mpp33", "mpp38", "mpp28", 244*4882a593Smuzhiyun "mpp40", "mpp42", "mpp35", 245*4882a593Smuzhiyun "mpp36", "mpp25", "mpp30", 246*4882a593Smuzhiyun "mpp32"; 247*4882a593Smuzhiyun marvell,function = "dev"; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun nand_rb: nand-rb { 251*4882a593Smuzhiyun marvell,pins = "mpp41"; 252*4882a593Smuzhiyun marvell,function = "nand"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun uart0_pins: uart-pins-0 { 256*4882a593Smuzhiyun marvell,pins = "mpp0", "mpp1"; 257*4882a593Smuzhiyun marvell,function = "ua0"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun uart1_pins: uart-pins-1 { 261*4882a593Smuzhiyun marvell,pins = "mpp19", "mpp20"; 262*4882a593Smuzhiyun marvell,function = "ua1"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun sdhci_pins: sdhci-pins { 266*4882a593Smuzhiyun marvell,pins = "mpp48", "mpp49", "mpp50", 267*4882a593Smuzhiyun "mpp52", "mpp53", "mpp54", 268*4882a593Smuzhiyun "mpp55", "mpp57", "mpp58", 269*4882a593Smuzhiyun "mpp59"; 270*4882a593Smuzhiyun marvell,function = "sd0"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun sata0_pins: sata-pins-0 { 274*4882a593Smuzhiyun marvell,pins = "mpp20"; 275*4882a593Smuzhiyun marvell,function = "sata0"; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun sata1_pins: sata-pins-1 { 279*4882a593Smuzhiyun marvell,pins = "mpp19"; 280*4882a593Smuzhiyun marvell,function = "sata1"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun sata2_pins: sata-pins-2 { 284*4882a593Smuzhiyun marvell,pins = "mpp47"; 285*4882a593Smuzhiyun marvell,function = "sata2"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun sata3_pins: sata-pins-3 { 289*4882a593Smuzhiyun marvell,pins = "mpp44"; 290*4882a593Smuzhiyun marvell,function = "sata3"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun gpio0: gpio@18100 { 295*4882a593Smuzhiyun compatible = "marvell,armada-370-gpio", 296*4882a593Smuzhiyun "marvell,orion-gpio"; 297*4882a593Smuzhiyun reg = <0x18100 0x40>, <0x181c0 0x08>; 298*4882a593Smuzhiyun reg-names = "gpio", "pwm"; 299*4882a593Smuzhiyun ngpios = <32>; 300*4882a593Smuzhiyun gpio-controller; 301*4882a593Smuzhiyun #gpio-cells = <2>; 302*4882a593Smuzhiyun #pwm-cells = <2>; 303*4882a593Smuzhiyun interrupt-controller; 304*4882a593Smuzhiyun #interrupt-cells = <2>; 305*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 306*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 307*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 308*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 309*4882a593Smuzhiyun clocks = <&coreclk 0>; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun gpio1: gpio@18140 { 313*4882a593Smuzhiyun compatible = "marvell,armada-370-gpio", 314*4882a593Smuzhiyun "marvell,orion-gpio"; 315*4882a593Smuzhiyun reg = <0x18140 0x40>, <0x181c8 0x08>; 316*4882a593Smuzhiyun reg-names = "gpio", "pwm"; 317*4882a593Smuzhiyun ngpios = <28>; 318*4882a593Smuzhiyun gpio-controller; 319*4882a593Smuzhiyun #gpio-cells = <2>; 320*4882a593Smuzhiyun #pwm-cells = <2>; 321*4882a593Smuzhiyun interrupt-controller; 322*4882a593Smuzhiyun #interrupt-cells = <2>; 323*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 324*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 325*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 326*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun clocks = <&coreclk 0>; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun systemc: system-controller@18200 { 331*4882a593Smuzhiyun compatible = "marvell,armada-380-system-controller", 332*4882a593Smuzhiyun "marvell,armada-370-xp-system-controller"; 333*4882a593Smuzhiyun reg = <0x18200 0x100>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun gateclk: clock-gating-control@18220 { 337*4882a593Smuzhiyun compatible = "marvell,armada-380-gating-clock"; 338*4882a593Smuzhiyun reg = <0x18220 0x4>; 339*4882a593Smuzhiyun clocks = <&coreclk 0>; 340*4882a593Smuzhiyun #clock-cells = <1>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun comphy: phy@18300 { 344*4882a593Smuzhiyun compatible = "marvell,armada-380-comphy"; 345*4882a593Smuzhiyun reg-names = "comphy", "conf"; 346*4882a593Smuzhiyun reg = <0x18300 0x100>, <0x18460 4>; 347*4882a593Smuzhiyun #address-cells = <1>; 348*4882a593Smuzhiyun #size-cells = <0>; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun comphy0: phy@0 { 351*4882a593Smuzhiyun reg = <0>; 352*4882a593Smuzhiyun #phy-cells = <1>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun comphy1: phy@1 { 356*4882a593Smuzhiyun reg = <1>; 357*4882a593Smuzhiyun #phy-cells = <1>; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun comphy2: phy@2 { 361*4882a593Smuzhiyun reg = <2>; 362*4882a593Smuzhiyun #phy-cells = <1>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun comphy3: phy@3 { 366*4882a593Smuzhiyun reg = <3>; 367*4882a593Smuzhiyun #phy-cells = <1>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun comphy4: phy@4 { 371*4882a593Smuzhiyun reg = <4>; 372*4882a593Smuzhiyun #phy-cells = <1>; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun comphy5: phy@5 { 376*4882a593Smuzhiyun reg = <5>; 377*4882a593Smuzhiyun #phy-cells = <1>; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun coreclk: mvebu-sar@18600 { 382*4882a593Smuzhiyun compatible = "marvell,armada-380-core-clock"; 383*4882a593Smuzhiyun reg = <0x18600 0x04>; 384*4882a593Smuzhiyun #clock-cells = <1>; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun mbusc: mbus-controller@20000 { 388*4882a593Smuzhiyun compatible = "marvell,mbus-controller"; 389*4882a593Smuzhiyun reg = <0x20000 0x100>, <0x20180 0x20>, 390*4882a593Smuzhiyun <0x20250 0x8>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun mpic: interrupt-controller@20a00 { 394*4882a593Smuzhiyun compatible = "marvell,mpic"; 395*4882a593Smuzhiyun reg = <0x20a00 0x2d0>, <0x21070 0x58>; 396*4882a593Smuzhiyun #interrupt-cells = <1>; 397*4882a593Smuzhiyun #size-cells = <1>; 398*4882a593Smuzhiyun interrupt-controller; 399*4882a593Smuzhiyun msi-controller; 400*4882a593Smuzhiyun interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun timer: timer@20300 { 404*4882a593Smuzhiyun compatible = "marvell,armada-380-timer", 405*4882a593Smuzhiyun "marvell,armada-xp-timer"; 406*4882a593Smuzhiyun reg = <0x20300 0x30>, <0x21040 0x30>; 407*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 408*4882a593Smuzhiyun <&gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 409*4882a593Smuzhiyun <&gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 410*4882a593Smuzhiyun <&gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 411*4882a593Smuzhiyun <&mpic 5>, 412*4882a593Smuzhiyun <&mpic 6>; 413*4882a593Smuzhiyun clocks = <&coreclk 2>, <&refclk>; 414*4882a593Smuzhiyun clock-names = "nbclk", "fixed"; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun watchdog: watchdog@20300 { 418*4882a593Smuzhiyun compatible = "marvell,armada-380-wdt"; 419*4882a593Smuzhiyun reg = <0x20300 0x34>, <0x20704 0x4>, <0x18260 0x4>; 420*4882a593Smuzhiyun clocks = <&coreclk 2>, <&refclk>; 421*4882a593Smuzhiyun clock-names = "nbclk", "fixed"; 422*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 423*4882a593Smuzhiyun <&gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun cpurst: cpurst@20800 { 427*4882a593Smuzhiyun compatible = "marvell,armada-370-cpu-reset"; 428*4882a593Smuzhiyun reg = <0x20800 0x10>; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun mpcore-soc-ctrl@20d20 { 432*4882a593Smuzhiyun compatible = "marvell,armada-380-mpcore-soc-ctrl"; 433*4882a593Smuzhiyun reg = <0x20d20 0x6c>; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun coherencyfab: coherency-fabric@21010 { 437*4882a593Smuzhiyun compatible = "marvell,armada-380-coherency-fabric"; 438*4882a593Smuzhiyun reg = <0x21010 0x1c>; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun pmsu: pmsu@22000 { 442*4882a593Smuzhiyun compatible = "marvell,armada-380-pmsu"; 443*4882a593Smuzhiyun reg = <0x22000 0x1000>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* 447*4882a593Smuzhiyun * As a special exception to the "order by 448*4882a593Smuzhiyun * register address" rule, the eth0 node is 449*4882a593Smuzhiyun * placed here to ensure that it gets 450*4882a593Smuzhiyun * registered as the first interface, since 451*4882a593Smuzhiyun * the network subsystem doesn't allow naming 452*4882a593Smuzhiyun * interfaces using DT aliases. Without this, 453*4882a593Smuzhiyun * the ordering of interfaces is different 454*4882a593Smuzhiyun * from the one used in U-Boot and the 455*4882a593Smuzhiyun * labeling of interfaces on the boards, which 456*4882a593Smuzhiyun * is very confusing for users. 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun eth0: ethernet@70000 { 459*4882a593Smuzhiyun compatible = "marvell,armada-370-neta"; 460*4882a593Smuzhiyun reg = <0x70000 0x4000>; 461*4882a593Smuzhiyun interrupts-extended = <&mpic 8>; 462*4882a593Smuzhiyun clocks = <&gateclk 4>; 463*4882a593Smuzhiyun tx-csum-limit = <9800>; 464*4882a593Smuzhiyun status = "disabled"; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun eth1: ethernet@30000 { 468*4882a593Smuzhiyun compatible = "marvell,armada-370-neta"; 469*4882a593Smuzhiyun reg = <0x30000 0x4000>; 470*4882a593Smuzhiyun interrupts-extended = <&mpic 10>; 471*4882a593Smuzhiyun clocks = <&gateclk 3>; 472*4882a593Smuzhiyun status = "disabled"; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun eth2: ethernet@34000 { 476*4882a593Smuzhiyun compatible = "marvell,armada-370-neta"; 477*4882a593Smuzhiyun reg = <0x34000 0x4000>; 478*4882a593Smuzhiyun interrupts-extended = <&mpic 12>; 479*4882a593Smuzhiyun clocks = <&gateclk 2>; 480*4882a593Smuzhiyun status = "disabled"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun usb0: usb@58000 { 484*4882a593Smuzhiyun compatible = "marvell,orion-ehci"; 485*4882a593Smuzhiyun reg = <0x58000 0x500>; 486*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 487*4882a593Smuzhiyun clocks = <&gateclk 18>; 488*4882a593Smuzhiyun status = "disabled"; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun xor0: xor@60800 { 492*4882a593Smuzhiyun compatible = "marvell,armada-380-xor", "marvell,orion-xor"; 493*4882a593Smuzhiyun reg = <0x60800 0x100 494*4882a593Smuzhiyun 0x60a00 0x100>; 495*4882a593Smuzhiyun clocks = <&gateclk 22>; 496*4882a593Smuzhiyun status = "okay"; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun xor00 { 499*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 500*4882a593Smuzhiyun dmacap,memcpy; 501*4882a593Smuzhiyun dmacap,xor; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun xor01 { 504*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 505*4882a593Smuzhiyun dmacap,memcpy; 506*4882a593Smuzhiyun dmacap,xor; 507*4882a593Smuzhiyun dmacap,memset; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun xor1: xor@60900 { 512*4882a593Smuzhiyun compatible = "marvell,armada-380-xor", "marvell,orion-xor"; 513*4882a593Smuzhiyun reg = <0x60900 0x100 514*4882a593Smuzhiyun 0x60b00 0x100>; 515*4882a593Smuzhiyun clocks = <&gateclk 28>; 516*4882a593Smuzhiyun status = "okay"; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun xor10 { 519*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 520*4882a593Smuzhiyun dmacap,memcpy; 521*4882a593Smuzhiyun dmacap,xor; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun xor11 { 524*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 525*4882a593Smuzhiyun dmacap,memcpy; 526*4882a593Smuzhiyun dmacap,xor; 527*4882a593Smuzhiyun dmacap,memset; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun mdio: mdio@72004 { 532*4882a593Smuzhiyun #address-cells = <1>; 533*4882a593Smuzhiyun #size-cells = <0>; 534*4882a593Smuzhiyun compatible = "marvell,orion-mdio"; 535*4882a593Smuzhiyun reg = <0x72004 0x4>; 536*4882a593Smuzhiyun clocks = <&gateclk 4>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun cesa: crypto@90000 { 540*4882a593Smuzhiyun compatible = "marvell,armada-38x-crypto"; 541*4882a593Smuzhiyun reg = <0x90000 0x10000>; 542*4882a593Smuzhiyun reg-names = "regs"; 543*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 544*4882a593Smuzhiyun <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 545*4882a593Smuzhiyun clocks = <&gateclk 23>, <&gateclk 21>, 546*4882a593Smuzhiyun <&gateclk 14>, <&gateclk 16>; 547*4882a593Smuzhiyun clock-names = "cesa0", "cesa1", 548*4882a593Smuzhiyun "cesaz0", "cesaz1"; 549*4882a593Smuzhiyun marvell,crypto-srams = <&crypto_sram0>, 550*4882a593Smuzhiyun <&crypto_sram1>; 551*4882a593Smuzhiyun marvell,crypto-sram-size = <0x800>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun rtc: rtc@a3800 { 555*4882a593Smuzhiyun compatible = "marvell,armada-380-rtc"; 556*4882a593Smuzhiyun reg = <0xa3800 0x20>, <0x184a0 0x0c>; 557*4882a593Smuzhiyun reg-names = "rtc", "rtc-soc"; 558*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun ahci0: sata@a8000 { 562*4882a593Smuzhiyun compatible = "marvell,armada-380-ahci"; 563*4882a593Smuzhiyun reg = <0xa8000 0x2000>; 564*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 565*4882a593Smuzhiyun clocks = <&gateclk 15>; 566*4882a593Smuzhiyun status = "disabled"; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun bm: bm@c8000 { 570*4882a593Smuzhiyun compatible = "marvell,armada-380-neta-bm"; 571*4882a593Smuzhiyun reg = <0xc8000 0xac>; 572*4882a593Smuzhiyun clocks = <&gateclk 13>; 573*4882a593Smuzhiyun internal-mem = <&bm_bppi>; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun ahci1: sata@e0000 { 578*4882a593Smuzhiyun compatible = "marvell,armada-380-ahci"; 579*4882a593Smuzhiyun reg = <0xe0000 0x2000>; 580*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 581*4882a593Smuzhiyun clocks = <&gateclk 30>; 582*4882a593Smuzhiyun status = "disabled"; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun coredivclk: clock@e4250 { 586*4882a593Smuzhiyun compatible = "marvell,armada-380-corediv-clock"; 587*4882a593Smuzhiyun reg = <0xe4250 0xc>; 588*4882a593Smuzhiyun #clock-cells = <1>; 589*4882a593Smuzhiyun clocks = <&mainpll>; 590*4882a593Smuzhiyun clock-output-names = "nand"; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun thermal: thermal@e8078 { 594*4882a593Smuzhiyun compatible = "marvell,armada380-thermal"; 595*4882a593Smuzhiyun reg = <0xe4078 0x4>, <0xe4070 0x8>; 596*4882a593Smuzhiyun status = "okay"; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun nand_controller: nand-controller@d0000 { 600*4882a593Smuzhiyun compatible = "marvell,armada370-nand-controller"; 601*4882a593Smuzhiyun reg = <0xd0000 0x54>; 602*4882a593Smuzhiyun #address-cells = <1>; 603*4882a593Smuzhiyun #size-cells = <0>; 604*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 605*4882a593Smuzhiyun clocks = <&coredivclk 0>; 606*4882a593Smuzhiyun status = "disabled"; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun sdhci: sdhci@d8000 { 610*4882a593Smuzhiyun compatible = "marvell,armada-380-sdhci"; 611*4882a593Smuzhiyun reg-names = "sdhci", "mbus", "conf-sdio3"; 612*4882a593Smuzhiyun reg = <0xd8000 0x1000>, 613*4882a593Smuzhiyun <0xdc000 0x100>, 614*4882a593Smuzhiyun <0x18454 0x4>; 615*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 616*4882a593Smuzhiyun clocks = <&gateclk 17>; 617*4882a593Smuzhiyun mrvl,clk-delay-cycles = <0x1F>; 618*4882a593Smuzhiyun status = "disabled"; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun usb3_0: usb3@f0000 { 622*4882a593Smuzhiyun compatible = "marvell,armada-380-xhci"; 623*4882a593Smuzhiyun reg = <0xf0000 0x4000>,<0xf4000 0x4000>; 624*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 625*4882a593Smuzhiyun clocks = <&gateclk 9>; 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun usb3_1: usb3@f8000 { 630*4882a593Smuzhiyun compatible = "marvell,armada-380-xhci"; 631*4882a593Smuzhiyun reg = <0xf8000 0x4000>,<0xfc000 0x4000>; 632*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 633*4882a593Smuzhiyun clocks = <&gateclk 10>; 634*4882a593Smuzhiyun status = "disabled"; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun crypto_sram0: sa-sram0 { 639*4882a593Smuzhiyun compatible = "mmio-sram"; 640*4882a593Smuzhiyun reg = <MBUS_ID(0x09, 0x19) 0 0x800>; 641*4882a593Smuzhiyun clocks = <&gateclk 23>; 642*4882a593Smuzhiyun #address-cells = <1>; 643*4882a593Smuzhiyun #size-cells = <1>; 644*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x09, 0x19) 0 0x800>; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun crypto_sram1: sa-sram1 { 648*4882a593Smuzhiyun compatible = "mmio-sram"; 649*4882a593Smuzhiyun reg = <MBUS_ID(0x09, 0x15) 0 0x800>; 650*4882a593Smuzhiyun clocks = <&gateclk 21>; 651*4882a593Smuzhiyun #address-cells = <1>; 652*4882a593Smuzhiyun #size-cells = <1>; 653*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x09, 0x15) 0 0x800>; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun bm_bppi: bm-bppi { 657*4882a593Smuzhiyun compatible = "mmio-sram"; 658*4882a593Smuzhiyun reg = <MBUS_ID(0x0c, 0x04) 0 0x100000>; 659*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x0c, 0x04) 0 0x100000>; 660*4882a593Smuzhiyun #address-cells = <1>; 661*4882a593Smuzhiyun #size-cells = <1>; 662*4882a593Smuzhiyun clocks = <&gateclk 13>; 663*4882a593Smuzhiyun no-memory-wc; 664*4882a593Smuzhiyun status = "disabled"; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun spi0: spi@10600 { 668*4882a593Smuzhiyun compatible = "marvell,armada-380-spi", 669*4882a593Smuzhiyun "marvell,orion-spi"; 670*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10600 0x50>; 671*4882a593Smuzhiyun #address-cells = <1>; 672*4882a593Smuzhiyun #size-cells = <0>; 673*4882a593Smuzhiyun cell-index = <0>; 674*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 675*4882a593Smuzhiyun clocks = <&coreclk 0>; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun spi1: spi@10680 { 680*4882a593Smuzhiyun compatible = "marvell,armada-380-spi", 681*4882a593Smuzhiyun "marvell,orion-spi"; 682*4882a593Smuzhiyun reg = <MBUS_ID(0xf0, 0x01) 0x10680 0x50>; 683*4882a593Smuzhiyun #address-cells = <1>; 684*4882a593Smuzhiyun #size-cells = <0>; 685*4882a593Smuzhiyun cell-index = <1>; 686*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 687*4882a593Smuzhiyun clocks = <&coreclk 0>; 688*4882a593Smuzhiyun status = "disabled"; 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun clocks { 693*4882a593Smuzhiyun /* 1 GHz fixed main PLL */ 694*4882a593Smuzhiyun mainpll: mainpll { 695*4882a593Smuzhiyun compatible = "fixed-clock"; 696*4882a593Smuzhiyun #clock-cells = <0>; 697*4882a593Smuzhiyun clock-frequency = <1000000000>; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun /* 25 MHz reference crystal */ 701*4882a593Smuzhiyun refclk: oscillator { 702*4882a593Smuzhiyun compatible = "fixed-clock"; 703*4882a593Smuzhiyun #clock-cells = <0>; 704*4882a593Smuzhiyun clock-frequency = <25000000>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun}; 708