1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for the Turris Omnia 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 Uwe Kleine-König <uwe@kleine-koenig.org> 6*4882a593Smuzhiyun * Copyright (C) 2016 Tomas Hlavacek <tmshlvkc@gmail.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Schematic available at https://www.turris.cz/doc/_media/rtrom01-schema.pdf 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 14*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 15*4882a593Smuzhiyun#include "armada-385.dtsi" 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun model = "Turris Omnia"; 19*4882a593Smuzhiyun compatible = "cznic,turris-omnia", "marvell,armada385", "marvell,armada380"; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun chosen { 22*4882a593Smuzhiyun stdout-path = &uart0; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun memory { 26*4882a593Smuzhiyun device_type = "memory"; 27*4882a593Smuzhiyun reg = <0x00000000 0x40000000>; /* 1024 MB */ 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun soc { 31*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 32*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000 33*4882a593Smuzhiyun MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000 34*4882a593Smuzhiyun MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun internal-regs { 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* USB part of the PCIe2/USB 2.0 port */ 39*4882a593Smuzhiyun usb@58000 { 40*4882a593Smuzhiyun status = "okay"; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun sata@a8000 { 44*4882a593Smuzhiyun status = "okay"; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun sdhci@d8000 { 48*4882a593Smuzhiyun pinctrl-names = "default"; 49*4882a593Smuzhiyun pinctrl-0 = <&sdhci_pins>; 50*4882a593Smuzhiyun status = "okay"; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun bus-width = <8>; 53*4882a593Smuzhiyun no-1-8-v; 54*4882a593Smuzhiyun non-removable; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun usb3@f0000 { 58*4882a593Smuzhiyun status = "okay"; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun usb3@f8000 { 62*4882a593Smuzhiyun status = "okay"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun pcie { 67*4882a593Smuzhiyun status = "okay"; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun pcie@1,0 { 70*4882a593Smuzhiyun /* Port 0, Lane 0 */ 71*4882a593Smuzhiyun status = "okay"; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun pcie@2,0 { 75*4882a593Smuzhiyun /* Port 1, Lane 0 */ 76*4882a593Smuzhiyun status = "okay"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun pcie@3,0 { 80*4882a593Smuzhiyun /* Port 2, Lane 0 */ 81*4882a593Smuzhiyun status = "okay"; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun}; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun/* Connected to 88E6176 switch, port 6 */ 88*4882a593Smuzhiyunð0 { 89*4882a593Smuzhiyun pinctrl-names = "default"; 90*4882a593Smuzhiyun pinctrl-0 = <&ge0_rgmii_pins>; 91*4882a593Smuzhiyun status = "okay"; 92*4882a593Smuzhiyun phy-mode = "rgmii"; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun fixed-link { 95*4882a593Smuzhiyun speed = <1000>; 96*4882a593Smuzhiyun full-duplex; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun/* Connected to 88E6176 switch, port 5 */ 101*4882a593Smuzhiyunð1 { 102*4882a593Smuzhiyun pinctrl-names = "default"; 103*4882a593Smuzhiyun pinctrl-0 = <&ge1_rgmii_pins>; 104*4882a593Smuzhiyun status = "okay"; 105*4882a593Smuzhiyun phy-mode = "rgmii"; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun fixed-link { 108*4882a593Smuzhiyun speed = <1000>; 109*4882a593Smuzhiyun full-duplex; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun}; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun/* WAN port */ 114*4882a593Smuzhiyunð2 { 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun phy-mode = "sgmii"; 117*4882a593Smuzhiyun phy = <&phy1>; 118*4882a593Smuzhiyun}; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun&i2c0 { 121*4882a593Smuzhiyun pinctrl-names = "default"; 122*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 123*4882a593Smuzhiyun status = "okay"; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun i2cmux@70 { 126*4882a593Smuzhiyun compatible = "nxp,pca9547"; 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <0>; 129*4882a593Smuzhiyun reg = <0x70>; 130*4882a593Smuzhiyun status = "okay"; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun i2c@0 { 133*4882a593Smuzhiyun #address-cells = <1>; 134*4882a593Smuzhiyun #size-cells = <0>; 135*4882a593Smuzhiyun reg = <0>; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* STM32F0 command interface at address 0x2a */ 138*4882a593Smuzhiyun /* leds device (in STM32F0) at address 0x2b */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun eeprom@54 { 141*4882a593Smuzhiyun compatible = "atmel,24c64"; 142*4882a593Smuzhiyun reg = <0x54>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* The EEPROM contains data for bootloader. 145*4882a593Smuzhiyun * Contents: 146*4882a593Smuzhiyun * struct omnia_eeprom { 147*4882a593Smuzhiyun * u32 magic; (=0x0341a034 in LE) 148*4882a593Smuzhiyun * u32 ramsize; (in GiB) 149*4882a593Smuzhiyun * char regdomain[4]; 150*4882a593Smuzhiyun * u32 crc32; 151*4882a593Smuzhiyun * }; 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun i2c@1 { 157*4882a593Smuzhiyun #address-cells = <1>; 158*4882a593Smuzhiyun #size-cells = <0>; 159*4882a593Smuzhiyun reg = <1>; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* routed to PCIe0/mSATA connector (CN7A) */ 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun i2c@2 { 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun reg = <2>; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* routed to PCIe1/USB2 connector (CN61A) */ 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun i2c@3 { 173*4882a593Smuzhiyun #address-cells = <1>; 174*4882a593Smuzhiyun #size-cells = <0>; 175*4882a593Smuzhiyun reg = <3>; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* routed to PCIe2 connector (CN62A) */ 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun i2c@4 { 181*4882a593Smuzhiyun #address-cells = <1>; 182*4882a593Smuzhiyun #size-cells = <0>; 183*4882a593Smuzhiyun reg = <4>; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* routed to SFP+ */ 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun i2c@5 { 189*4882a593Smuzhiyun #address-cells = <1>; 190*4882a593Smuzhiyun #size-cells = <0>; 191*4882a593Smuzhiyun reg = <5>; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* ATSHA204A at address 0x64 */ 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun i2c@6 { 197*4882a593Smuzhiyun #address-cells = <1>; 198*4882a593Smuzhiyun #size-cells = <0>; 199*4882a593Smuzhiyun reg = <6>; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* exposed on pin header */ 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun i2c@7 { 205*4882a593Smuzhiyun #address-cells = <1>; 206*4882a593Smuzhiyun #size-cells = <0>; 207*4882a593Smuzhiyun reg = <7>; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun pcawan: gpio@71 { 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * GPIO expander for SFP+ signals and 212*4882a593Smuzhiyun * and phy irq 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun compatible = "nxp,pca9538"; 215*4882a593Smuzhiyun reg = <0x71>; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun pinctrl-names = "default"; 218*4882a593Smuzhiyun pinctrl-0 = <&pcawan_pins>; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 221*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_LOW>; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun gpio-controller; 224*4882a593Smuzhiyun #gpio-cells = <2>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun}; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun&mdio { 231*4882a593Smuzhiyun pinctrl-names = "default"; 232*4882a593Smuzhiyun pinctrl-0 = <&mdio_pins>; 233*4882a593Smuzhiyun status = "okay"; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun phy1: phy@1 { 236*4882a593Smuzhiyun status = "okay"; 237*4882a593Smuzhiyun compatible = "ethernet-phy-id0141.0DD1", "ethernet-phy-ieee802.3-c22"; 238*4882a593Smuzhiyun reg = <1>; 239*4882a593Smuzhiyun marvell,reg-init = <3 18 0 0x4985>; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun /* irq is connected to &pcawan pin 7 */ 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* Switch MV88E6176 at address 0x10 */ 245*4882a593Smuzhiyun switch@10 { 246*4882a593Smuzhiyun compatible = "marvell,mv88e6085"; 247*4882a593Smuzhiyun #address-cells = <1>; 248*4882a593Smuzhiyun #size-cells = <0>; 249*4882a593Smuzhiyun dsa,member = <0 0>; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun reg = <0x10>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun ports { 254*4882a593Smuzhiyun #address-cells = <1>; 255*4882a593Smuzhiyun #size-cells = <0>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun ports@0 { 258*4882a593Smuzhiyun reg = <0>; 259*4882a593Smuzhiyun label = "lan0"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun ports@1 { 263*4882a593Smuzhiyun reg = <1>; 264*4882a593Smuzhiyun label = "lan1"; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun ports@2 { 268*4882a593Smuzhiyun reg = <2>; 269*4882a593Smuzhiyun label = "lan2"; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun ports@3 { 273*4882a593Smuzhiyun reg = <3>; 274*4882a593Smuzhiyun label = "lan3"; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun ports@4 { 278*4882a593Smuzhiyun reg = <4>; 279*4882a593Smuzhiyun label = "lan4"; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun ports@5 { 283*4882a593Smuzhiyun reg = <5>; 284*4882a593Smuzhiyun label = "cpu"; 285*4882a593Smuzhiyun ethernet = <ð1>; 286*4882a593Smuzhiyun phy-mode = "rgmii-id"; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun fixed-link { 289*4882a593Smuzhiyun speed = <1000>; 290*4882a593Smuzhiyun full-duplex; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* port 6 is connected to eth0 */ 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun}; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun&pinctrl { 300*4882a593Smuzhiyun pcawan_pins: pcawan-pins { 301*4882a593Smuzhiyun marvell,pins = "mpp46"; 302*4882a593Smuzhiyun marvell,function = "gpio"; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun spi0cs0_pins: spi0cs0-pins { 306*4882a593Smuzhiyun marvell,pins = "mpp25"; 307*4882a593Smuzhiyun marvell,function = "spi0"; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun spi0cs2_pins: spi0cs2-pins { 311*4882a593Smuzhiyun marvell,pins = "mpp26"; 312*4882a593Smuzhiyun marvell,function = "spi0"; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun}; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun&spi0 { 317*4882a593Smuzhiyun pinctrl-names = "default"; 318*4882a593Smuzhiyun pinctrl-0 = <&spi0_pins &spi0cs0_pins>; 319*4882a593Smuzhiyun status = "okay"; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun spi-nor@0 { 322*4882a593Smuzhiyun compatible = "spansion,s25fl164k", "jedec,spi-nor"; 323*4882a593Smuzhiyun #address-cells = <1>; 324*4882a593Smuzhiyun #size-cells = <1>; 325*4882a593Smuzhiyun reg = <0>; 326*4882a593Smuzhiyun spi-max-frequency = <40000000>; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun partitions { 329*4882a593Smuzhiyun compatible = "fixed-partitions"; 330*4882a593Smuzhiyun #address-cells = <1>; 331*4882a593Smuzhiyun #size-cells = <1>; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun partition@0 { 334*4882a593Smuzhiyun reg = <0x0 0x00100000>; 335*4882a593Smuzhiyun label = "U-Boot"; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun partition@100000 { 339*4882a593Smuzhiyun reg = <0x00100000 0x00700000>; 340*4882a593Smuzhiyun label = "Rescue system"; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* MISO, MOSI, SCLK and CS2 are routed to pin header CN11 */ 346*4882a593Smuzhiyun}; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun&uart0 { 349*4882a593Smuzhiyun /* Pin header CN10 */ 350*4882a593Smuzhiyun pinctrl-names = "default"; 351*4882a593Smuzhiyun pinctrl-0 = <&uart0_pins>; 352*4882a593Smuzhiyun status = "okay"; 353*4882a593Smuzhiyun}; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun&uart1 { 356*4882a593Smuzhiyun /* Pin header CN11 */ 357*4882a593Smuzhiyun pinctrl-names = "default"; 358*4882a593Smuzhiyun pinctrl-0 = <&uart1_pins>; 359*4882a593Smuzhiyun status = "okay"; 360*4882a593Smuzhiyun}; 361