1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for Marvell Armada 385 Access Point Development board 4*4882a593Smuzhiyun * (DB-88F6820-AP) 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2014 Marvell 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Nadav Haklai <nadavh@marvell.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun#include "armada-385.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun model = "Marvell Armada 385 Access Point Development Board"; 18*4882a593Smuzhiyun compatible = "marvell,a385-db-ap", "marvell,armada385", "marvell,armada380"; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun chosen { 21*4882a593Smuzhiyun stdout-path = "serial1:115200n8"; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun memory { 25*4882a593Smuzhiyun device_type = "memory"; 26*4882a593Smuzhiyun reg = <0x00000000 0x80000000>; /* 2GB */ 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun soc { 30*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 31*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000 32*4882a593Smuzhiyun MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000 33*4882a593Smuzhiyun MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000 34*4882a593Smuzhiyun MBUS_ID(0x0c, 0x04) 0 0xf1200000 0x100000>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun internal-regs { 37*4882a593Smuzhiyun i2c0: i2c@11000 { 38*4882a593Smuzhiyun pinctrl-names = "default"; 39*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 40*4882a593Smuzhiyun status = "okay"; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * This bus is wired to two EEPROM 44*4882a593Smuzhiyun * sockets, one of which holding the 45*4882a593Smuzhiyun * board ID used by the bootloader. 46*4882a593Smuzhiyun * Erasing this EEPROM's content will 47*4882a593Smuzhiyun * brick the board. 48*4882a593Smuzhiyun * Use this bus with caution. 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun mdio@72004 { 53*4882a593Smuzhiyun pinctrl-names = "default"; 54*4882a593Smuzhiyun pinctrl-0 = <&mdio_pins>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun phy0: ethernet-phy@1 { 57*4882a593Smuzhiyun reg = <1>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun phy1: ethernet-phy@4 { 61*4882a593Smuzhiyun reg = <4>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun phy2: ethernet-phy@6 { 65*4882a593Smuzhiyun reg = <6>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* UART0 is exposed through the JP8 connector */ 70*4882a593Smuzhiyun uart0: serial@12000 { 71*4882a593Smuzhiyun pinctrl-names = "default"; 72*4882a593Smuzhiyun pinctrl-0 = <&uart0_pins>; 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* 77*4882a593Smuzhiyun * UART1 is exposed through a FTDI chip 78*4882a593Smuzhiyun * wired to the mini-USB connector 79*4882a593Smuzhiyun */ 80*4882a593Smuzhiyun uart1: serial@12100 { 81*4882a593Smuzhiyun pinctrl-names = "default"; 82*4882a593Smuzhiyun pinctrl-0 = <&uart1_pins>; 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun pinctrl@18000 { 87*4882a593Smuzhiyun xhci0_vbus_pins: xhci0-vbus-pins { 88*4882a593Smuzhiyun marvell,pins = "mpp44"; 89*4882a593Smuzhiyun marvell,function = "gpio"; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* CON3 */ 94*4882a593Smuzhiyun ethernet@30000 { 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun phy = <&phy2>; 97*4882a593Smuzhiyun phy-mode = "sgmii"; 98*4882a593Smuzhiyun buffer-manager = <&bm>; 99*4882a593Smuzhiyun bm,pool-long = <1>; 100*4882a593Smuzhiyun bm,pool-short = <3>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* CON2 */ 104*4882a593Smuzhiyun ethernet@34000 { 105*4882a593Smuzhiyun status = "okay"; 106*4882a593Smuzhiyun phy = <&phy1>; 107*4882a593Smuzhiyun phy-mode = "sgmii"; 108*4882a593Smuzhiyun buffer-manager = <&bm>; 109*4882a593Smuzhiyun bm,pool-long = <2>; 110*4882a593Smuzhiyun bm,pool-short = <3>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun usb@58000 { 114*4882a593Smuzhiyun status = "okay"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* CON4 */ 118*4882a593Smuzhiyun ethernet@70000 { 119*4882a593Smuzhiyun pinctrl-names = "default"; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* 122*4882a593Smuzhiyun * The Reference Clock 0 is used to 123*4882a593Smuzhiyun * provide a clock to the PHY 124*4882a593Smuzhiyun */ 125*4882a593Smuzhiyun pinctrl-0 = <&ge0_rgmii_pins>, <&ref_clk0_pins>; 126*4882a593Smuzhiyun status = "okay"; 127*4882a593Smuzhiyun phy = <&phy0>; 128*4882a593Smuzhiyun phy-mode = "rgmii-id"; 129*4882a593Smuzhiyun buffer-manager = <&bm>; 130*4882a593Smuzhiyun bm,pool-long = <0>; 131*4882a593Smuzhiyun bm,pool-short = <3>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun bm@c8000 { 135*4882a593Smuzhiyun status = "okay"; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun usb3@f0000 { 139*4882a593Smuzhiyun status = "okay"; 140*4882a593Smuzhiyun usb-phy = <&usb3_phy>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun bm-bppi { 145*4882a593Smuzhiyun status = "okay"; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun pcie { 149*4882a593Smuzhiyun status = "okay"; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * The three PCIe units are accessible through 153*4882a593Smuzhiyun * standard mini-PCIe slots on the board. 154*4882a593Smuzhiyun */ 155*4882a593Smuzhiyun pcie@1,0 { 156*4882a593Smuzhiyun /* Port 0, Lane 0 */ 157*4882a593Smuzhiyun status = "okay"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun pcie@2,0 { 161*4882a593Smuzhiyun /* Port 1, Lane 0 */ 162*4882a593Smuzhiyun status = "okay"; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun pcie@3,0 { 166*4882a593Smuzhiyun /* Port 2, Lane 0 */ 167*4882a593Smuzhiyun status = "okay"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun usb3_phy: usb3_phy { 173*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 174*4882a593Smuzhiyun vcc-supply = <®_xhci0_vbus>; 175*4882a593Smuzhiyun #phy-cells = <0>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun reg_xhci0_vbus: xhci0-vbus { 179*4882a593Smuzhiyun compatible = "regulator-fixed"; 180*4882a593Smuzhiyun pinctrl-names = "default"; 181*4882a593Smuzhiyun pinctrl-0 = <&xhci0_vbus_pins>; 182*4882a593Smuzhiyun regulator-name = "xhci0-vbus"; 183*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 184*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 185*4882a593Smuzhiyun enable-active-high; 186*4882a593Smuzhiyun gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun}; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun&spi1 { 191*4882a593Smuzhiyun pinctrl-names = "default"; 192*4882a593Smuzhiyun pinctrl-0 = <&spi1_pins>; 193*4882a593Smuzhiyun status = "okay"; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun spi-flash@0 { 196*4882a593Smuzhiyun #address-cells = <1>; 197*4882a593Smuzhiyun #size-cells = <1>; 198*4882a593Smuzhiyun compatible = "st,m25p128", "jedec,spi-nor"; 199*4882a593Smuzhiyun reg = <0>; /* Chip select 0 */ 200*4882a593Smuzhiyun spi-max-frequency = <54000000>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&nand_controller { 205*4882a593Smuzhiyun status = "okay"; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun nand@0 { 208*4882a593Smuzhiyun reg = <0>; 209*4882a593Smuzhiyun label = "pxa3xx_nand-0"; 210*4882a593Smuzhiyun nand-rb = <0>; 211*4882a593Smuzhiyun nand-on-flash-bbt; 212*4882a593Smuzhiyun nand-ecc-strength = <4>; 213*4882a593Smuzhiyun nand-ecc-step-size = <512>; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun partitions { 216*4882a593Smuzhiyun compatible = "fixed-partitions"; 217*4882a593Smuzhiyun #address-cells = <1>; 218*4882a593Smuzhiyun #size-cells = <1>; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun partition@0 { 221*4882a593Smuzhiyun label = "U-Boot"; 222*4882a593Smuzhiyun reg = <0x00000000 0x00800000>; 223*4882a593Smuzhiyun read-only; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun partition@800000 { 227*4882a593Smuzhiyun label = "uImage"; 228*4882a593Smuzhiyun reg = <0x00800000 0x00400000>; 229*4882a593Smuzhiyun read-only; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun partition@c00000 { 233*4882a593Smuzhiyun label = "Root"; 234*4882a593Smuzhiyun reg = <0x00c00000 0x3f400000>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun}; 239