xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/arm-realview-pbx-a9.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2016 Linaro Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a copy
5*4882a593Smuzhiyun * of this software and associated documentation files (the "Software"), to deal
6*4882a593Smuzhiyun * in the Software without restriction, including without limitation the rights
7*4882a593Smuzhiyun * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
8*4882a593Smuzhiyun * copies of the Software, and to permit persons to whom the Software is
9*4882a593Smuzhiyun * furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
20*4882a593Smuzhiyun * THE SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun/dts-v1/;
24*4882a593Smuzhiyun#include "arm-realview-pbx.dtsi"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun/ {
27*4882a593Smuzhiyun	/*
28*4882a593Smuzhiyun	 * This is the RealView Platform Baseboard Explore for Cortex-A9
29*4882a593Smuzhiyun	 * (HBI0182 + HBI0183) as described in ARM DUI 0440B
30*4882a593Smuzhiyun	 */
31*4882a593Smuzhiyun	model = "ARM RealView Platform Baseboard Explore for Cortex-A9";
32*4882a593Smuzhiyun	arm,hbi = <0x182>;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	cpus {
35*4882a593Smuzhiyun		#address-cells = <1>;
36*4882a593Smuzhiyun		#size-cells = <0>;
37*4882a593Smuzhiyun		enable-method = "arm,realview-smp";
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		cpu-map {
40*4882a593Smuzhiyun			cluster0 {
41*4882a593Smuzhiyun				core0 {
42*4882a593Smuzhiyun					cpu = <&CPU0>;
43*4882a593Smuzhiyun				};
44*4882a593Smuzhiyun				core1 {
45*4882a593Smuzhiyun					cpu = <&CPU1>;
46*4882a593Smuzhiyun				};
47*4882a593Smuzhiyun			};
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun		CPU0: cpu@0 {
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
52*4882a593Smuzhiyun			reg = <0x0>;
53*4882a593Smuzhiyun			next-level-cache = <&L2>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun		CPU1: cpu@1 {
56*4882a593Smuzhiyun			device_type = "cpu";
57*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
58*4882a593Smuzhiyun			reg = <0x1>;
59*4882a593Smuzhiyun			next-level-cache = <&L2>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	L2: cache-controller {
64*4882a593Smuzhiyun		compatible = "arm,pl310-cache";
65*4882a593Smuzhiyun		reg = <0x1f002000 0x1000>;
66*4882a593Smuzhiyun		cache-unified;
67*4882a593Smuzhiyun		cache-level = <2>;
68*4882a593Smuzhiyun		/*
69*4882a593Smuzhiyun		 * Override default cache size, sets and
70*4882a593Smuzhiyun		 * associativity as these may be erroneously set
71*4882a593Smuzhiyun		 * up by boot loader(s).
72*4882a593Smuzhiyun		 */
73*4882a593Smuzhiyun		cache-size = <131072>; // 128KB
74*4882a593Smuzhiyun		cache-sets = <512>;
75*4882a593Smuzhiyun		cache-line-size = <32>;
76*4882a593Smuzhiyun		arm,parity-disable;
77*4882a593Smuzhiyun		arm,tag-latency = <1 1 1>;
78*4882a593Smuzhiyun		arm,data-latency = <1 1 1>;
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	scu: scu@1f000000 {
82*4882a593Smuzhiyun		compatible = "arm,cortex-a9-scu";
83*4882a593Smuzhiyun		reg = <0x1f000000 0x100>;
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	twd_timer: timer@1f000600 {
87*4882a593Smuzhiyun		compatible = "arm,cortex-a9-twd-timer";
88*4882a593Smuzhiyun		reg = <0x1f000600 0x20>;
89*4882a593Smuzhiyun		interrupt-parent = <&intc>;
90*4882a593Smuzhiyun		interrupts = <1 13 0xf04>;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	twd_wdog: watchdog@1f000620 {
94*4882a593Smuzhiyun		compatible = "arm,cortex-a9-twd-wdt";
95*4882a593Smuzhiyun		reg = <0x1f000620 0x20>;
96*4882a593Smuzhiyun		interrupt-parent = <&intc>;
97*4882a593Smuzhiyun		interrupts = <1 14 0xf04>;
98*4882a593Smuzhiyun	};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun	pmu: pmu@0 {
101*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
102*4882a593Smuzhiyun		interrupt-parent = <&intc>;
103*4882a593Smuzhiyun		interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>,
104*4882a593Smuzhiyun			     <0 45 IRQ_TYPE_LEVEL_HIGH>;
105*4882a593Smuzhiyun		interrupt-affinity = <&CPU0>, <&CPU1>;
106*4882a593Smuzhiyun	};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	/* Primary GIC PL390 interrupt controller in the test chip */
109*4882a593Smuzhiyun	intc: interrupt-controller@1f000000 {
110*4882a593Smuzhiyun		compatible = "arm,cortex-a9-gic";
111*4882a593Smuzhiyun		#interrupt-cells = <3>;
112*4882a593Smuzhiyun		#address-cells = <1>;
113*4882a593Smuzhiyun		interrupt-controller;
114*4882a593Smuzhiyun		reg = <0x1f001000 0x1000>,
115*4882a593Smuzhiyun		      <0x1f000100 0x100>;
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun&ethernet {
120*4882a593Smuzhiyun	interrupt-parent = <&intc>;
121*4882a593Smuzhiyun	interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&usb {
125*4882a593Smuzhiyun	interrupt-parent = <&intc>;
126*4882a593Smuzhiyun	interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
127*4882a593Smuzhiyun};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun&serial0 {
130*4882a593Smuzhiyun	interrupt-parent = <&intc>;
131*4882a593Smuzhiyun	interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>;
132*4882a593Smuzhiyun};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun&serial1 {
135*4882a593Smuzhiyun	interrupt-parent = <&intc>;
136*4882a593Smuzhiyun	interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>;
137*4882a593Smuzhiyun};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun&serial2 {
140*4882a593Smuzhiyun	interrupt-parent = <&intc>;
141*4882a593Smuzhiyun	interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
142*4882a593Smuzhiyun};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun&serial3 {
145*4882a593Smuzhiyun	interrupt-parent = <&intc>;
146*4882a593Smuzhiyun	interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
147*4882a593Smuzhiyun};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun&ssp {
150*4882a593Smuzhiyun	interrupt-parent = <&intc>;
151*4882a593Smuzhiyun	interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
152*4882a593Smuzhiyun};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun&wdog0 {
155*4882a593Smuzhiyun	interrupt-parent = <&intc>;
156*4882a593Smuzhiyun	interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>;
157*4882a593Smuzhiyun};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun&wdog1 {
160*4882a593Smuzhiyun	interrupt-parent = <&intc>;
161*4882a593Smuzhiyun	interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
162*4882a593Smuzhiyun};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun&timer01 {
165*4882a593Smuzhiyun	interrupt-parent = <&intc>;
166*4882a593Smuzhiyun	interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
167*4882a593Smuzhiyun};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun&timer23 {
170*4882a593Smuzhiyun	interrupt-parent = <&intc>;
171*4882a593Smuzhiyun	interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
172*4882a593Smuzhiyun};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun&gpio0 {
175*4882a593Smuzhiyun	interrupt-parent = <&intc>;
176*4882a593Smuzhiyun	interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
177*4882a593Smuzhiyun};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun&gpio1 {
180*4882a593Smuzhiyun	interrupt-parent = <&intc>;
181*4882a593Smuzhiyun	interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
182*4882a593Smuzhiyun};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun&gpio2 {
185*4882a593Smuzhiyun	interrupt-parent = <&intc>;
186*4882a593Smuzhiyun	interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
187*4882a593Smuzhiyun};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun&rtc {
190*4882a593Smuzhiyun	interrupt-parent = <&intc>;
191*4882a593Smuzhiyun	interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
192*4882a593Smuzhiyun};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun&timer45 {
195*4882a593Smuzhiyun	interrupt-parent = <&intc>;
196*4882a593Smuzhiyun	interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&timer67 {
200*4882a593Smuzhiyun	interrupt-parent = <&intc>;
201*4882a593Smuzhiyun	interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
202*4882a593Smuzhiyun};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun&aaci {
205*4882a593Smuzhiyun	interrupt-parent = <&intc>;
206*4882a593Smuzhiyun	interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>;
207*4882a593Smuzhiyun};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun&mmc {
210*4882a593Smuzhiyun	interrupt-parent = <&intc>;
211*4882a593Smuzhiyun	interrupts = <0 17 IRQ_TYPE_LEVEL_HIGH>,
212*4882a593Smuzhiyun		     <0 18 IRQ_TYPE_LEVEL_HIGH>;
213*4882a593Smuzhiyun};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun&kmi0 {
216*4882a593Smuzhiyun	interrupt-parent = <&intc>;
217*4882a593Smuzhiyun	interrupts = <0 20 IRQ_TYPE_LEVEL_HIGH>;
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&kmi1 {
221*4882a593Smuzhiyun	interrupt-parent = <&intc>;
222*4882a593Smuzhiyun	interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
223*4882a593Smuzhiyun};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun&clcd {
226*4882a593Smuzhiyun	interrupt-parent = <&intc>;
227*4882a593Smuzhiyun	interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
228*4882a593Smuzhiyun};
229